首頁(yè)>74ALVCH16374DGG>規(guī)格書(shū)詳情
74ALVCH16374DGG集成電路(IC)的觸發(fā)器規(guī)格書(shū)PDF中文資料
![74ALVCH16374DGG](https://oss.114ic.com/img3w/pdf141156.png)
廠商型號(hào) |
74ALVCH16374DGG |
參數(shù)屬性 | 74ALVCH16374DGG 封裝/外殼為48-TFSOP(0.240",6.10mm 寬);包裝為卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶;類別為集成電路(IC)的觸發(fā)器;產(chǎn)品描述:IC FF D-TYPE DUAL 8BIT 48TSSOP |
功能描述 | 2.5 V/3.3 V 16-bit edge-triggered D-type flip-flop; 3-state |
封裝外殼 | 48-TFSOP(0.240",6.10mm 寬) |
文件大小 |
232.24 Kbytes |
頁(yè)面數(shù)量 |
13 頁(yè) |
生產(chǎn)廠商 | Nexperia B.V. All rights reserved |
企業(yè)簡(jiǎn)稱 |
NEXPERIA【安世】 |
中文名稱 | 安世半導(dǎo)體(中國(guó))有限公司官網(wǎng) |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-2-6 23:00:00 |
相關(guān)芯片規(guī)格書(shū)
更多74ALVCH16374DGG規(guī)格書(shū)詳情
1. General description
The 74ALVCH16374 is a 16-bit edge-triggered D-type flip-flop with bus hold inputs and 3-state
outputs. The device can be used as two 8-bit flip-flops or one 16-bit flip-flop. The device features
two clocks (1CP and 2CP) and two output enables (1OE and 2OE), each controlling 8-bits.
The flip-flops will store the state of their individual D-inputs that meet the set-up and hold time
requirements on the LOW-to-HIGH clock (nCP) transition. A HIGH on nOE causes the outputs
to assume a high-impedance OFF-state. Operation of the nOE input does not affect the state of
the flip-flops. This device is fully specified for partial power down applications using IOFF. The IOFF
circuitry disables the output, preventing the potentially damaging backflow current through the
device when it is powered down..
2. Features and benefits
? Wide supply voltage range from 1.2 V to 3.6 V
? Complies with JEDEC standards:
? JESD8-7 (1.65 V to 1.95 V)
? JESD8-5 (2.3 V to 2.7 V)
? JESD8C (2.7 V to 3.6 V)
? CMOS low power dissipation
? MULTIBYTE flow-through standard pin-out architecture
? Low inductance multiple VCC and GND pins for minimum noise and ground bounce
? Direct interface with TTL levels
? All data inputs have bus hold
? Latch-up performance exceeds 100 mA per JESD 78 Class II Level B
? Output drive capability 50 Ω transmission lines at 85 °C
? IOFF circuitry provides partial Power-down mode operation
? Current drive ±24 mA at VCC = 3.0 V
? ESD protection:
? HBM JESD22-A114F exceeds 2000 V
? MM JESD22-A115-B exceeds 200 V
? Specified from -40 °C to +85 °C
產(chǎn)品屬性
- 產(chǎn)品編號(hào):
74ALVCH16374DGG
- 制造商:
Nexperia USA Inc.
- 類別:
集成電路(IC) > 觸發(fā)器
- 系列:
74ALVCH
- 包裝:
卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶
- 功能:
標(biāo)準(zhǔn)
- 類型:
D 型
- 輸出類型:
三態(tài),非反相
- 不同 V、最大 CL 時(shí)最大傳播延遲:
3.4ns @ 3.3V,50pF
- 觸發(fā)器類型:
正邊沿
- 電流 - 輸出高、低:
24mA,24mA
- 電壓 - 供電:
1.2V ~ 3.6V
- 工作溫度:
-40°C ~ 85°C(TA)
- 安裝類型:
表面貼裝型
- 供應(yīng)商器件封裝:
48-TSSOP
- 封裝/外殼:
48-TFSOP(0.240",6.10mm 寬)
- 描述:
IC FF D-TYPE DUAL 8BIT 48TSSOP
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
NXP(恩智浦) |
23+ |
標(biāo)準(zhǔn)封裝 |
7167 |
全新原裝正品/價(jià)格優(yōu)惠/質(zhì)量保障 |
詢價(jià) | ||
NXP/恩智浦 |
23+ |
NA/ |
3270 |
原裝現(xiàn)貨,當(dāng)天可交貨,原型號(hào)開(kāi)票 |
詢價(jià) | ||
TI |
2020+ |
TSSOP |
80000 |
只做自己庫(kù)存,全新原裝進(jìn)口正品假一賠百,可開(kāi)13%增 |
詢價(jià) | ||
NXP/恩智浦 |
23+ |
SSOP-48 |
30000 |
原裝正品公司現(xiàn)貨,假一賠十! |
詢價(jià) | ||
PHILIPS |
23+ |
TSSOP48 |
144 |
原裝環(huán)保房間現(xiàn)貨假一賠十 |
詢價(jià) | ||
PHI |
TSSOP48 |
68500 |
一級(jí)代理 原裝正品假一罰十價(jià)格優(yōu)勢(shì)長(zhǎng)期供貨 |
詢價(jià) | |||
TI |
23+ |
NA |
2838 |
專做原裝正品,假一罰百! |
詢價(jià) | ||
Nexperia(安世) |
1923+ |
TSSOP-48 |
2260 |
向鴻只做原裝正品,我們沒(méi)有假貨!倉(cāng)庫(kù)庫(kù)存優(yōu)勢(shì) |
詢價(jià) | ||
PHILIPS/飛利浦 |
22+ |
TSSOP-48 |
8000 |
原裝正品支持實(shí)單 |
詢價(jià) | ||
NXP |
23+ |
SOP |
3200 |
全新原裝、誠(chéng)信經(jīng)營(yíng)、公司現(xiàn)貨銷售 |
詢價(jià) |