首頁>AD9557SLASHPCBZ>規(guī)格書詳情
AD9557SLASHPCBZ中文資料亞德諾數據手冊PDF規(guī)格書
AD9557SLASHPCBZ規(guī)格書詳情
GENERAL DESCRIPTION
The AD9557 is a low loop bandwidth clock multiplier that provides jitter cleanup and synchronization for many systems, including synchronous optical networks (OTN/SONET/SDH). The AD9557 generates an output clock synchronized to up to four external input references. The digital PLL allows for reduction of input time jitter or phase noise associated with the external references. The digitally controlled loop and holdover circuitry of the AD9557 continuously generates a low jitter output clock even when all reference inputs have failed.
FEATURES
Supports GR-1244 Stratum 3 stability in holdover mode
Supports smooth reference switchover with virtually
no disturbance on output phase
Supports Telcordia GR-253 jitter generation, transfer, and
tolerance for SONET/SDH up to OC-192 systems
Supports ITU-T G.8262 synchronous Ethernet slave clocks
Supports ITU-T G.823, G.824, G.825, and G.8261
Auto/manual holdover and reference switchover
2 reference inputs (single-ended or differential)
Input reference frequencies: 2 kHz to 1250 MHz
Reference validation and frequency monitoring (1 ppm)
Programmable input reference switchover priority
20-bit programmable input reference divider
2 pairs of clock output pins, with each pair configurable as
a single differential LVDS/HSTL output or as 2 single-ended
CMOS outputs
Output frequencies: 360 kHz to 1250 MHz
Programmable 17-bit integer and 23-bit fractional
feedback divider in digital PLL
Programmable digital loop filter covering loop bandwidths
from 0.1 Hz to 5 kHz (2 kHz maximum for <0.1 dB of peaking)
Low noise system clock multiplier
Frame sync support
Adaptive clocking
Optional crystal resonator for system clock input
On-chip EEPROM to store multiple power-up profiles
Pin program function for easy frequency translation
configuration
Software controlled power-down
40-lead, 6 mm × 6 mm, LFCSP package
APPLICATIONS
Network synchronization, including synchronous Ethernet
and SDH to OTN mapping/demapping
Cleanup of reference clock jitter
SONET/SDH/OTN clocks up to 100 Gbps, including FEC
Stratum 3 holdover, jitter cleanup, and phase transient control
Wireless base station controllers
Cable infrastructure
Data communications
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
ADI |
2018+ |
LFCSP-64 |
338 |
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價 | ||
ADI |
20+ |
EvaluationBoard |
33680 |
ADI原裝主營-可開原型號增稅票 |
詢價 | ||
ADI/亞德諾 |
21+ |
LFCSP-VQ-64 |
22800 |
公司只做原裝,誠信經營 |
詢價 | ||
ADI |
24+ |
64-Lead LFCSP (9mm x 9mm w/ EP |
3660 |
十年信譽,只做全新原裝正品現貨,以優(yōu)勢說話 !! |
詢價 | ||
ADI/亞德諾 |
21+ |
LFCSP |
1500 |
詢價 | |||
AD |
23+ |
64LFCSP |
30000 |
代理全新原裝現貨,價格優(yōu)勢 |
詢價 | ||
ADI/亞德諾 |
24+ |
LFCSP-VQ-64 |
25000 |
原裝正品公司現貨,假一賠十! |
詢價 | ||
ADI/亞德諾 |
25+ |
原封裝 |
18000 |
全新原裝 |
詢價 | ||
ADI(亞德諾) |
23+ |
NA |
20094 |
正納10年以上分銷經驗原裝進口正品做服務做口碑有支持 |
詢價 | ||
ADI/亞德諾 |
21+ |
QFN |
6924 |
百域芯優(yōu)勢 實單必成 可開13點增值稅 |
詢價 |