首頁>ADC3568>規(guī)格書詳情

ADC3568中文資料德州儀器數(shù)據(jù)手冊PDF規(guī)格書

ADC3568
廠商型號

ADC3568

功能描述

ADC364x Dual-Channel, 14-Bit 250MSPS and 500MSPS Analog-to-Digital Converter (ADC)

文件大小

4.40924 Mbytes

頁面數(shù)量

85

生產(chǎn)廠商 Texas Instruments
企業(yè)簡稱

TI德州儀器

中文名稱

美國德州儀器公司官網(wǎng)

原廠標識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-1-11 23:00:00

ADC3568規(guī)格書詳情

1 Features

? 14-bit, dual channel 250 and 500MSPS ADC

? Noise spectral density: -158.5dBFS/Hz

? Thermal Noise: 74.5dBFS

? Single core (non-interleaved) ADC architecture

? Power consumption:

– 300mW/channel (500MSPS)

– 250mW/channel (250MSPS)

Aperture jitter: 75fs

? Buffered analog inputs

– Programmable 100Ω to 200Ω termination

? Input full scale: 2Vpp

? Full power input bandwidth (-3dB): 1.4GHz

? Spectral performance (fIN = 70MHz, -1dBFS):

– SNR: 73.8dBFS

– SFDR HD2,3: 84dBc

– SFDR worst spur: 90dBFS

? Digital down-converters (DDCs)

– Up to four independent DDCs

– Complex and real decimation

– Decimation: /2, /4 to /32768 decimation

– 48-bit NCO phase coherent frequency hopping

? DDR, Serial LVDS interface

– 14-bit Parallel DDR LVDS for DDC bypass

– 16-bit Serial LVDS for decimation

– 32-bit output option for high decimation

2 Applications

? Software defined radio

? Spectrum analyzer

? Radar

? Spectroscopy

? Power amplifier linearization

? Communications infrastructure

3 Description

The ADC3648 and ADC3649 (ADC364x) are a 14-

bit, 250MSPS and 500MSPS, dual channel analog to

digital converter (ADC). The devices are designed for

high signal-to-noise ratio (SNR) and deliver a noise

spectral density of -158.5dBFS/Hz (500MSPS).

The power efficient ADC architecture consumes

300mW/ch at 500MSPS and provides power scaling

with lower sampling rates (250mW/ch at 250MSPS).

The ADC364x includes an optional quad band

digital down-converter (DDC) supporting wide band

decimation by 2 to narrow band decimation by 32768.

The DDC uses a 48-bit NCO which supports phase

coherent and phase continuous frequency hopping.

The ADC364x is outfitted with a flexible LVDS

interface. In decimation bypass mode, the device

uses a 14-bit wide parallel DDR LVDS interface.

When using decimation, the output data is transmitted

using a serial LVDS interface reducing the number

of lanes needed as decimation increases. For high

decimation rates, the output resolution can be

increased to 32-bit.

供應商 型號 品牌 批號 封裝 庫存 備注 價格
TI(德州儀器)
23+
WQFN40
7350
現(xiàn)貨供應,當天可交貨!免費送樣,原廠技術支持!!!
詢價
TI(德州儀器)
23+
WQFN40
1652
原裝現(xiàn)貨,免費供樣,技術支持,原廠對接
詢價
TI/德州儀器
24+
40-WQFN
58000
全新原廠原裝正品現(xiàn)貨,可提供技術支持、樣品免費!
詢價
TI(德州儀器)
23+
WQFN40
6000
誠信服務,絕對原裝原盤
詢價
TI/德州儀器
22+
WQFN-40
363000
鄭重承諾只做原裝進口貨
詢價
TI/德州儀器
23+
40-WQFN
4194
原裝正品代理渠道價格優(yōu)勢
詢價
TI/德州儀器
2122+
NA
24550
全新原裝正品現(xiàn)貨,假一賠十
詢價
TI/德州儀器
23+
RFIDSUB-0
6500
專注配單,只做原裝進口現(xiàn)貨
詢價
TI
22+
40-WQFN
5000
全新原裝,力挺實單
詢價
TI/德州儀器
23+
RFIDSUB-0
6500
專注配單,只做原裝進口現(xiàn)貨
詢價