首頁>ADCLK846SLASHPCBZ>規(guī)格書詳情

ADCLK846SLASHPCBZ中文資料亞德諾數(shù)據(jù)手冊PDF規(guī)格書

ADCLK846SLASHPCBZ
廠商型號

ADCLK846SLASHPCBZ

功能描述

1.8 V, 6 LVDS/12 CMOS Outputs Low Power Clock Fanout Buffer

文件大小

524.01 Kbytes

頁面數(shù)量

16

生產(chǎn)廠商 Analog Devices
企業(yè)簡稱

AD亞德諾

中文名稱

亞德諾半導體技術(shù)有限公司官網(wǎng)

原廠標識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-2-20 22:30:00

ADCLK846SLASHPCBZ規(guī)格書詳情

CIRCUIT DESCRIPTION

The circuit in Figure 1 was constructed by connecting the respective evaluation boards for the individual products. Connections were made with matched cable lengths. The first of three basic requirements to synchronize multiple AD9910’s is to provide a co-incident reference clock (REF CLK).

The setup uses the AD9520 as the REF CLK source for each AD9910 DDS. The AD9520 runs off an external crystal and the internal PLL. The AD9520 distributes phase aligned 1 GHz REF CLKs (PECL outputs) to all four AD9910 evaluation boards. It also provides a CMOS output clock to the Tektronix DG2020A data pattern generator for the IO_UPDATE.

CIRCUIT FUNCTION AND BENEFITS

Synchronization of multiple DDS devices allows precise digital tuning control of the phase and amplitude across multiple frequency carriers. This type of control is useful in radar applications and quadrature (I/Q) upconversion for side-band suppression.

The circuit in Figure 1 demonstrates how to synchronize four AD9910 1 GSPS, DDS chips using the AD9520 clock generator and the ADCLK846 clock fanout buffer. The result is precise phase alignment between the clock and output signals of four AD9910 devices.

供應商 型號 品牌 批號 封裝 庫存 備注 價格
ADI
2019+
LFCSP
6000
只做自己庫存,全新原裝進口正品假一賠百,可開13%增
詢價
ADI
24+
LFCSP
20000
全新原廠原裝,進口正品現(xiàn)貨,正規(guī)渠道可含稅?。?/div>
詢價
ADI
20+
48VFQFNCSP
33680
ADI全新原裝-可開原型號增稅票
詢價
ADI/亞德諾
21+
QFN
10000
全新原裝 公司現(xiàn)貨 價格優(yōu)
詢價
AD
23+
原廠原包
19960
只做進口原裝 終端工廠免費送樣
詢價
ADI/亞德諾
21+
原封裝
13880
公司只售原裝,支持實單
詢價
ADI
24+
LFCSP
35400
一級代理/放心采購
詢價
ADI/亞德諾
22+
QFN
2750
只做原裝公司現(xiàn)貨!
詢價
AD
2015+
QFN
3526
原裝原包假一賠十
詢價
ADI/亞德諾
22+
66900
原封裝
詢價