CSP2510D集成電路(IC)的時(shí)鐘發(fā)生器PLL頻率合成器規(guī)格書PDF中文資料
![CSP2510D](https://oss.114ic.com/img3w/pdf141156.png)
廠商型號(hào) |
CSP2510D |
參數(shù)屬性 | CSP2510D 封裝/外殼為24-TSSOP(0.173",4.40mm 寬);包裝為管件;類別為集成電路(IC)的時(shí)鐘發(fā)生器PLL頻率合成器;產(chǎn)品描述:IC CLK DVR PLL ZDB 1:10 24TSSOP |
功能描述 | 3.3V PHASE-LOCK LOOP CLOCK DRIVER ZERO DELAY BUFFER |
封裝外殼 | 24-TSSOP(0.173",4.40mm 寬) |
文件大小 |
251.47 Kbytes |
頁(yè)面數(shù)量 |
10 頁(yè) |
生產(chǎn)廠商 | Renesas Technology Corp |
企業(yè)簡(jiǎn)稱 |
RENESAS【瑞薩】 |
中文名稱 | 瑞薩科技有限公司官網(wǎng) |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-2-9 20:00:00 |
CSP2510D規(guī)格書詳情
FEATURES:
? Phase-Lock Loop Clock Distribution for Synchronous DRAM
Applications
? Distributes one clock input to one bank of ten outputs
? Output enable bank control
? External feedback (FBIN) pin is used to synchronize the
outputs to the clock input signal
? No external RC network required for PLL loop stability
? Operates at 3.3V VDD
? tpd Phase Error at 166MHz: < ±150ps
? Jitter (peak-to-peak) at 166MHz: < ±75ps @ 166MHz
? Spread Spectrum Compatible
? Operating frequency 50MHz to 175MHz
? Available in 24-Pin TSSOP package
DESCRIPTION:
The CSP2510D is a high performance, low-skew, low-jitter, phase-lock
loop (PLL) clock driver. It uses a PLL to precisely align, in both frequency
and phase, the feedback (FBOUT) output to the clock (CLK) input signal.
It is specifically designed for use with synchronous DRAMs. The CSP2510D
operates at 3.3V.
One bank of ten outputs provide low-skew, low-jitter copies of CLK.
Output signal duty cycles are adjusted to 50 percent, independent of the duty
cycle at CLK. The outputs can be enabled or disabled via the control G input.
When the G input is high, the outputs switch in phase and frequency with
CLK; when the G input is low, the outputs are disabled to the logic-low state.
Unlike many products containing PLLs, the CSP2510D does not require
external RC networks. The loop filter for the PLL is included on-chip,
minimizing component count, board space, and cost.
Because it is based on PLL circuitry, the CSP2510D requires a
stabilization time to achieve phase lock of the feedback signal to the
reference signal. This stabilization time is required, following power up and
application of a fixed-frequency, fixed-phase signal at CLK, as well as
following any changes to the PLL reference or feedback signals. The PLL
can be bypassed for the test purposes by strapping AVDD to ground.
The CSP2510D is specified for operation from 0°C to +85°C. This device
is also available (on special order) in Industrial temperature range (-40°C
to +85°C). See ordering information for details.
產(chǎn)品屬性
- 產(chǎn)品編號(hào):
CSP2510DPG8
- 制造商:
Renesas Electronics America Inc
- 類別:
集成電路(IC) > 時(shí)鐘發(fā)生器,PLL,頻率合成器
- 包裝:
管件
- 類型:
驅(qū)動(dòng)器,PLL,零延遲緩沖器
- PLL:
帶旁路
- 輸入:
時(shí)鐘
- 輸出:
時(shí)鐘
- 比率 - 輸入:
1:10
- 差分 - 輸入:
無(wú)/無(wú)
- 頻率 - 最大值:
175MHz
- 分頻器/倍頻器:
無(wú)/無(wú)
- 電壓 - 供電:
3V ~ 3.6V
- 工作溫度:
0°C ~ 85°C
- 安裝類型:
表面貼裝型
- 封裝/外殼:
24-TSSOP(0.173",4.40mm 寬)
- 供應(yīng)商器件封裝:
24-TSSOP
- 描述:
IC CLK DVR PLL ZDB 1
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
IDT |
23+ |
NA/ |
2520 |
優(yōu)勢(shì)代理渠道,原裝正品,可全系列訂貨開增值稅票 |
詢價(jià) | ||
IDT |
24+ |
TSSOP24 |
990000 |
明嘉萊只做原裝正品現(xiàn)貨 |
詢價(jià) | ||
IDT |
TSSOP |
68900 |
原包原標(biāo)簽100%進(jìn)口原裝常備現(xiàn)貨! |
詢價(jià) | |||
IDT |
17+ |
TSSOP-24 |
6200 |
100%原裝正品現(xiàn)貨 |
詢價(jià) | ||
IDT |
12+ |
TSSOP |
1070 |
一級(jí)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價(jià) | ||
IDT |
2020+ |
TSSOP24 |
80000 |
只做自己庫(kù)存,全新原裝進(jìn)口正品假一賠百,可開13%增 |
詢價(jià) | ||
INTEGRATED DEVICE TECHNOLOGY |
2022+ |
原廠原包裝 |
8600 |
全新原裝 支持表配單 中國(guó)著名電子元器件獨(dú)立分銷 |
詢價(jià) | ||
IDT |
0414 |
2 |
優(yōu)勢(shì)貨源原裝正品 |
詢價(jià) | |||
IDT |
21+ |
TSOP24 |
1372 |
只做原裝,絕對(duì)現(xiàn)貨,原廠代理商渠道,歡迎電話微信查 |
詢價(jià) | ||
IDT |
21+ |
TSSOP24 |
5566 |
原裝現(xiàn)貨假一賠十 |
詢價(jià) |