首頁>CY2308ZI-5H>規(guī)格書詳情
CY2308ZI-5H中文資料賽普拉斯數(shù)據(jù)手冊PDF規(guī)格書
CY2308ZI-5H規(guī)格書詳情
Functional Description
The CY2308 is a 3.3V Zero Delay Buffer designed to distribute high speed clocks in PC, workstation, datacom, telecom, and other high performance applications.
The part has an on-chip PLL that locks to an input clock presented on the REF pin. The PLL feedback is driven into the FBK pin and obtained from one of the outputs. The input-to-output skew is less than 350 ps and output-to-output skew is less than 200 ps.
Features
■ Zero input-output propagation delay, adjustable by capacitive load on FBK input
■ Multiple configurations, see “Available CY2308 Configurations” on page 3
■ Multiple low skew outputs
■ Two banks of four outputs, three-stateable by two select inputs
■ 10 MHz to 133 MHz operating range
■ 75 ps typical cycle-to-cycle jitter (15 pF, 66 MHz)
■ Space saving 16-pin 150 mil SOIC package or 16-pin TSSOP
■ 3.3V operation
■ Industrial Temperature available
產(chǎn)品屬性
- 型號:
CY2308ZI-5H
- 制造商:
CYPRESS
- 制造商全稱:
Cypress Semiconductor
- 功能描述:
3.3V Zero Delay Buffer
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
CYPRESS/賽普拉斯 |
22+ |
QFP |
9600 |
原裝現(xiàn)貨,優(yōu)勢供應,支持實單! |
詢價 | ||
CYPRESS/賽普拉斯 |
2020+ |
NA |
80000 |
只做自己庫存,全新原裝進口正品假一賠百,可開13%增 |
詢價 | ||
CY |
2016+ |
TSSOP |
3526 |
假一罰十進口原裝現(xiàn)貨原盤原標! |
詢價 | ||
CYPRESS |
2023+ |
SOP |
80000 |
一級代理/分銷渠道價格優(yōu)勢 十年芯程一路只做原裝正品 |
詢價 | ||
CYPRESS |
2021+ |
TSSOP16 |
100500 |
一級代理專營品牌!原裝正品,優(yōu)勢現(xiàn)貨,長期排單到貨 |
詢價 | ||
ADI |
23+ |
NA |
8000 |
只做原裝現(xiàn)貨 |
詢價 | ||
Cypress |
21+ |
16TSSOP |
13880 |
公司只售原裝,支持實單 |
詢價 | ||
CYPRESS/賽普拉斯 |
23+ |
NA |
50000 |
全新原裝正品現(xiàn)貨,支持訂貨 |
詢價 | ||
cypress |
06+49 |
29 |
公司優(yōu)勢庫存 熱賣中! |
詢價 | |||
Cypress |
24+ |
495 |
16-TSSOP |
詢價 |