首頁>CY7C1362A-225BGC>規(guī)格書詳情

CY7C1362A-225BGC中文資料賽普拉斯數據手冊PDF規(guī)格書

CY7C1362A-225BGC
廠商型號

CY7C1362A-225BGC

功能描述

256K x 36/512K x 18 Synchronous Pipelined Burst SRAM

文件大小

558.86 Kbytes

頁面數量

28

生產廠商 CypressSemiconductor
企業(yè)簡稱

Cypress賽普拉斯

中文名稱

賽普拉斯半導體公司官網

原廠標識
數據手冊

下載地址一下載地址二到原廠下載

更新時間

2025-5-17 23:00:00

人工找貨

CY7C1362A-225BGC價格和庫存,歡迎聯系客服免費人工找貨

CY7C1362A-225BGC規(guī)格書詳情

Functional Description

The Cypress Synchronous Burst SRAM family employs high-speed, low-power CMOS designs using advanced triple-layer polysilicon, double-layer metal technology. Each memory cell consists of four transistors and two high-valued resistors. The CY7C1360A and CY7C1362A SRAMs integrate 262,144 ×36 and 524,288×18 SRAM cells with advanced synchronous peripheral circuitry and a two-bit counter for internal burst operation. All synchronous inputs are gated by registers controlled by a positive-edge-triggered Clock Input (CLK). The synchronous inputs include all addresses, all data inputs, address-pipelining Chip Enable (CE), depth-expansion Chip Enables (CE2and CE3), burst control inputs (ADSC, ADSP, and ADV), Write Enables (BWa, BWb, BWc, BWd, and BWE), and global Write (GW). However, the CE3chip enable input is only available for the TA package version.

Features

? Fast access times: 2.5 ns, 3.0 ns, and 3.5 ns

? Fast clock speed: 225, 200, 166, and 150 MHz

? Fast OEaccess times: 2.5 ns, 3.0 ns, and 3.5 ns

? Optimal for depth expansion (one cycle chip deselect to eliminate bus contention)

? 3.3V –5 and +10 power supply

? 3.3V or 2.5V I/O supply

? 5V-tolerant inputs except I/Os

? Clamp diodes to VSSat all inputs and outputs

? Common data inputs and data outputs

? Byte Write Enable and Global Write control

? Multiple chip enables for depth expansion: three chip enables for A package version and two chip enables for BG and AJ package versions

? Address pipeline capability

? Address, data, and control registers

? Internally self-timed Write Cycle

? Burst control pins (interleaved or linear burst sequence)

? Automatic power-down feature available using ZZ mode or CE deselect

? JTAG boundary scan for BG and AJ package version

? Low-profile 119-bump, 14-mm × 22-mm PBGA (Ball Grid Array) and 100-pin TQFP packages

產品屬性

  • 型號:

    CY7C1362A-225BGC

  • 制造商:

    Rochester Electronics LLC

  • 功能描述:

    - Bulk

  • 制造商:

    Cypress Semiconductor

供應商 型號 品牌 批號 封裝 庫存 備注 價格
CYPRESS(賽普拉斯)
24+
BGA119
7350
現貨供應,當天可交貨!免費送樣,原廠技術支持!!!
詢價
CY
24+
QFP
80000
只做自己庫存,全新原裝進口正品假一賠百,可開13%增
詢價
CYPRESS/賽普拉斯
25+
QFP
996880
只做原裝,歡迎來電資詢
詢價
CYPRESS/賽普拉斯
24+
515
990000
明嘉萊只做原裝正品現貨
詢價
CYPRES
23+
QFP
4500
全新原裝、誠信經營、公司現貨銷售!
詢價
CY
21+
QFP
10
原裝現貨假一賠十
詢價
CYPRESS
23+
QFP
9526
詢價
CYPRESS/賽普拉斯
23+
TQFP-100
3000
一級代理原廠VIP渠道,專注軍工、汽車、醫(yī)療、工業(yè)、
詢價
CYPRESS
2015+
QFP
19889
一級代理原裝現貨,特價熱賣!
詢價
CY
24+
QFP
50
詢價