首頁>CY7C1911JV18-250BZI>規(guī)格書詳情

CY7C1911JV18-250BZI中文資料賽普拉斯數據手冊PDF規(guī)格書

CY7C1911JV18-250BZI
廠商型號

CY7C1911JV18-250BZI

功能描述

18-Mbit QDR II SRAM 4-Word Burst Architecture

文件大小

689.64 Kbytes

頁面數量

27

生產廠商 CypressSemiconductor
企業(yè)簡稱

Cypress賽普拉斯

中文名稱

賽普拉斯半導體公司官網

原廠標識
數據手冊

下載地址一下載地址二到原廠下載

更新時間

2025-2-19 18:31:00

CY7C1911JV18-250BZI規(guī)格書詳情

Functional Description

The CY7C1311JV18, CY7C1911JV18, CY7C1313JV18, and CY7C1315JV18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR II architecture. QDR II architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations. QDR II architecture has separate data inputs and data outputs to eliminate the need to ‘turnaround’ the data bus required with common IO devices.

Features

■ Separate Independent Read and Write Data Ports

? Supports concurrent transactions

■ 300 MHz Clock for High Bandwidth

■ 4-word Burst for reducing Address Bus Frequency

■ Double Data Rate (DDR) interfaces on both read and write ports (data transferred at 600 MHz) at 300 MHz

■ Two Input Clocks (K and K) for Precise DDR Timing

? SRAM uses rising edges only

■ Two Input Clocks for Output Data (C and C) to minimize Clock Skew and Flight Time mismatches

■ Echo Clocks (CQ and CQ) simplify Data Capture in High Speed Systems

■ Single Multiplexed Address Input Bus latches Address Inputs for both Read and Write Ports

■ Separate Port Selects for Depth Expansion

■ Synchronous Internally Self-timed Writes

■ QDR? II Operates with 1.5 Cycle Read Latency when the Delay Lock Loop (DLL) is enabled

■ Operates like a QDR I device with 1 Cycle Read Latency in DLL Off Mode

■ Available in x8, x9, x18, and x36 configurations

■ Full Data Coherency, providing most current Data

■ Core VDD = 1.8 (±0.1V); IO VDDQ = 1.4V to VDD

■ Available in 165-Ball FBGA Package (13 x 15 x 1.4 mm)

■ Offered in both Pb-free and non Pb-free packages

■ Variable Drive HSTL Output Buffers

■ JTAG 1149.1 Compatible Test Access Port

■ Delay Lock Loop (DLL) for Accurate Data Placement

供應商 型號 品牌 批號 封裝 庫存 備注 價格
CYPRESS
2016+
FBGA165
6523
只做原裝正品現貨!或訂貨!
詢價
Cypress(賽普拉斯)
23+
NA
20094
正納10年以上分銷經驗原裝進口正品做服務做口碑有支持
詢價
CYPRESS
23+
BGAQFP
8659
原裝公司現貨!原裝正品價格優(yōu)勢.
詢價
Cypress Semiconductor Corp
23+
165-FBGA13x15
7300
專注配單,只做原裝進口現貨
詢價
CYPRESS
24+
165FBGA
5379
原裝現貨
詢價
CYPRESS
21+
BGA
281
原裝現貨假一賠十
詢價
CYPRESS/賽普拉斯
23+
BGA
10000
原廠授權一級代理,專業(yè)海外優(yōu)勢訂貨,價格優(yōu)勢、品種
詢價
CYPRESS
BGA
68900
原包原標簽100%進口原裝常備現貨!
詢價
Cypress(賽普拉斯)
21+
FBGA-165
30000
只做原裝,質量保證
詢價
CYPRESS
2138+
原廠標準封裝
8960
代理CYPRESS全系列芯片,原裝現貨
詢價