EP2S60集成電路(IC)的FPGA(現(xiàn)場(chǎng)可編程門陣列)規(guī)格書PDF中文資料

廠商型號(hào) |
EP2S60 |
參數(shù)屬性 | EP2S60 封裝/外殼為672-BBGA;包裝為托盤;類別為集成電路(IC)的FPGA(現(xiàn)場(chǎng)可編程門陣列);產(chǎn)品描述:IC FPGA 492 I/O 672FBGA |
功能描述 | Stratix II Device Family |
封裝外殼 | 672-BBGA |
文件大小 |
2.89725 Mbytes |
頁(yè)面數(shù)量 |
238 頁(yè) |
生產(chǎn)廠商 | Altera Corporation |
企業(yè)簡(jiǎn)稱 |
Altera【阿爾特】 |
中文名稱 | 阿爾特拉公司官網(wǎng) |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-4-13 9:30:00 |
人工找貨 | EP2S60價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
EP2S60規(guī)格書詳情
This datasheet describes configuration devices for SRAM-based look-up table (LUT) devices.
Features
Configuration devices for SRAM-based LUT devices offer the following features:
■ Configures Altera ACEX? 1K, APEX? 20K (including APEX 20K, APEX 20KC, and APEX 20KE), APEX II, Arria? GX, Cyclone?, Cyclone II, FLEX? 10K (including FLEX 10KE and FLEX 10KA) Mercury?, Stratix?, Stratix GX, Stratix II, and Stratix II GX devices
■ Easy-to-use four-pin interface
■ Low current during configuration and near-zero standby mode current
■ Programming support with the Altera Programming Unit (APU) and programming hardware from Data I/O, BP Microsystems, and other third-party programmers
■ Available in compact plastic packages
■ 8-pin plastic dual in-line (PDIP) package
■ 20-pin plastic J-lead chip carrier (PLCC) package
■ 32-pin plastic thin quad flat pack (TQFP) package
■ EPC2 device has reprogrammable flash configuration memory
■ 5.0-V and 3.3-V in-system programmability (ISP) through the built-in IEEE Std.
1149.1 JTAG interface
■ Built-in JTAG boundary-scan test (BST) circuitry compliant with IEEE Std. 1149.1
■ Supports programming through Serial Vector Format File (.svf), Jam Standard Test and Programming Language (STAPL) Format File (.jam), JAM Byte Code File (.jbc), and the Quartus II and MAX+PLUS II softwares using the USB-Blaster, MasterBlaster, ByteBlaster II, EthernetBlaster, or ByteBlasterMV download cable
■ Supports programming through Programmer Object File (.pof) for EPC1 and EPC1441 devices
■ nINIT_CONF pin allows INIT_CONF JTAG instruction to begin FPGA configuration
產(chǎn)品屬性
- 產(chǎn)品編號(hào):
EP2S60F672C3N
- 制造商:
Intel
- 類別:
集成電路(IC) > FPGA(現(xiàn)場(chǎng)可編程門陣列)
- 系列:
Stratix? II
- 包裝:
托盤
- 電壓 - 供電:
1.15V ~ 1.25V
- 安裝類型:
表面貼裝型
- 工作溫度:
0°C ~ 85°C(TJ)
- 封裝/外殼:
672-BBGA
- 供應(yīng)商器件封裝:
672-FBGA(27x27)
- 描述:
IC FPGA 492 I/O 672FBGA
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
ALTERA |
2023+ |
原廠原裝 |
8700 |
原裝現(xiàn)貨 |
詢價(jià) | ||
ALTERA |
24+ |
BGA |
16800 |
絕對(duì)原裝進(jìn)口現(xiàn)貨,假一賠十,價(jià)格優(yōu)勢(shì)!? |
詢價(jià) | ||
ALTERA |
19+ |
672FCBGA |
70311 |
原廠代理渠道,每一顆芯片都可追溯原廠; |
詢價(jià) | ||
ALTERA |
24+ |
BGA |
12223 |
ALTERA專營(yíng)品牌全新原裝熱賣 |
詢價(jià) | ||
ALTERA |
2020+ |
BGA |
15000 |
只做自己庫(kù)存,全新原裝進(jìn)口正品假一賠百,可開13%增 |
詢價(jià) | ||
ALTERA |
23+ |
484PINFBGA |
1000 |
詢價(jià) | |||
ALTERA |
三年內(nèi) |
1983 |
只做原裝正品 |
詢價(jià) | |||
ALTERA |
05+ |
原廠原裝 |
4219 |
只做全新原裝真實(shí)現(xiàn)貨供應(yīng) |
詢價(jià) | ||
ALTERA |
23+ |
BGA |
9680 |
價(jià)格優(yōu)勢(shì)、原裝現(xiàn)貨、客戶至上。歡迎廣大客戶來(lái)電查詢 |
詢價(jià) | ||
ALTERA |
23+ |
NA |
19854 |
專業(yè)電子元器件供應(yīng)鏈正邁科技特價(jià)代理QQ1304306553 |
詢價(jià) |
相關(guān)庫(kù)存
更多- EP2S-4N2T
- EP2S-4N2
- EP2S-4N1T
- EP2S-4N1
- EP2S-4L5T
- EP2S-4L5
- EP2S-4L4T
- EP2S60F1020C4N
- EP2S60F1508C3ES
- EP2S60F1508C3ES
- EP2S60F1508C3ES
- EP2S60F1508C4ES
- EP2S60F1508C4ES
- EP2S60F1508C4ES
- EP2S60F1508C5ES
- EP2S60F1508C5ES
- EP2S60F1508C5ES
- EP2S60F1508I3ES
- EP2S60F1508I3ES
- EP2S60F1508I3ES
- EP2S60F1508I4ES
- EP2S60F1508I4ES
- EP2S60F1508I4ES
- EP2S60F1508I5ES
- EP2S60F1508I5ES
- EP2S60F1508I5ES
- EP2S60F484I4
- EP2S60F672C5N
- EP2S60F672I4N
- EP2S60H1508C3ES
- EP2S60H1508C3ES
- EP2S60H1508C3ES