首頁>H5TQ2G43CFR-TEC>規(guī)格書詳情
H5TQ2G43CFR-TEC中文資料海力士數(shù)據(jù)手冊PDF規(guī)格書

廠商型號(hào) |
H5TQ2G43CFR-TEC |
功能描述 | 2Gb DDR3 SDRAM |
文件大小 |
402.44 Kbytes |
頁面數(shù)量 |
33 頁 |
生產(chǎn)廠商 | Hynix Semiconductor |
企業(yè)簡稱 |
Hynix【海力士】 |
中文名稱 | 海力士半導(dǎo)體官網(wǎng) |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊 | |
更新時(shí)間 | 2025-5-7 16:26:00 |
人工找貨 | H5TQ2G43CFR-TEC價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
H5TQ2G43CFR-TEC規(guī)格書詳情
Description
The H5TQ2G43CFR-xxC, H5TQ2G83CFR-xxC are a 2,147,483,648-bit CMOS Double Data Rate III (DDR3) Synchronous DRAM, ideally suited for the main memory applications which requires large memory density and high bandwidth. SK hynix 2Gb DDR3 SDRAMs offer fully synchronous operations referenced to both rising and falling edges of the clock. While all addresses and control inputs are latched on the rising edges of the CK (falling edges of the CK), Data, Data strobes and Write data masks inputs are sampled on both rising and falling edges of it. The data paths are internally pipelined and 8-bit prefetched to achieve very high bandwidth.
FEATURES
? VDD=VDDQ=1.5V +/- 0.075V
? Fully differential clock inputs (CK, CK) operation
? Differential Data Strobe (DQS, DQS)
? On chip DLL align DQ, DQS and DQS transition with CK ?
transition
? DM masks write data-in at the both rising and falling ?
edges of the data strobe
? All addresses and control inputs except data, ?
data strobes and data masks latched on the ?
rising edges of the clock
? Programmable CAS latency 5, 6, 7, 8, 9, 10, 11, 12, 13
and 14 supported
? Programmable additive latency 0, CL-1, and CL-2 ?
supported
? Programmable CAS Write latency (CWL) = 5, 6, 7, 8, 9, 10
? Programmable burst length 4/8 with both nibble ?
sequential and interleave mode
? BL switch on the fly
? 8banks
? Average Refresh Cycle (Tcase of0 oC~ 95oC)
- 7.8 μs at 0oC ~ 85 oC
- 3.9 μs at 85oC ~ 95 oC
? JEDEC standard 78ball FBGA(x4/x8)
? Driver strength selected by EMRS
? Dynamic On Die Termination supported
? Asynchronous RESET pin supported
? ZQ calibration supported
? TDQS (Termination Data Strobe) supported (x8 only)
? Write Levelization supported
? 8 bit pre-fetch
? This product in compliance with the RoHS directive.
產(chǎn)品屬性
- 型號(hào):
H5TQ2G43CFR-TEC
- 制造商:
HYNIX
- 制造商全稱:
Hynix Semiconductor
- 功能描述:
2Gb DDR3 SDRAM
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
HYNIX |
20+ |
BGA |
2800 |
絕對全新原裝現(xiàn)貨,歡迎來電查詢 |
詢價(jià) | ||
HYNIX |
BGA |
296 |
正品原裝--自家現(xiàn)貨-實(shí)單可談 |
詢價(jià) | |||
HYNIX |
22+ |
BGA |
20000 |
原裝正品現(xiàn)貨 |
詢價(jià) | ||
HYNIX |
25+23+ |
BGA |
23604 |
絕對原裝正品全新進(jìn)口深圳現(xiàn)貨 |
詢價(jià) | ||
HYNIX |
19+ |
256800 |
原廠代理渠道,每一顆芯片都可追溯原廠; |
詢價(jià) | |||
HYNIX |
23+ |
FBGA |
8890 |
價(jià)格優(yōu)勢/原裝現(xiàn)貨/客戶至上/歡迎廣大客戶來電查詢 |
詢價(jià) | ||
HYNIX |
22+ |
BGA |
3800 |
只做原裝,價(jià)格優(yōu)惠,長期供貨。 |
詢價(jià) | ||
HYNIX |
21+ |
BGA |
13880 |
公司只售原裝,支持實(shí)單 |
詢價(jià) | ||
HYNIX |
21+ |
BGA |
12588 |
原裝正品,自己庫存 假一罰十 |
詢價(jià) | ||
HYNIX |
2016+ |
BGA |
6523 |
只做進(jìn)口原裝現(xiàn)貨!假一賠十! |
詢價(jià) |