首頁>H5TQ2G83CFR>規(guī)格書詳情
H5TQ2G83CFR中文資料海力士數(shù)據(jù)手冊(cè)PDF規(guī)格書

廠商型號(hào) |
H5TQ2G83CFR |
功能描述 | 2Gb DDR3 SDRAM |
文件大小 |
402.44 Kbytes |
頁面數(shù)量 |
33 頁 |
生產(chǎn)廠商 | Hynix Semiconductor |
企業(yè)簡(jiǎn)稱 |
HYNIX【海力士】 |
中文名稱 | 海力士半導(dǎo)體官網(wǎng) |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-6-26 10:05:00 |
人工找貨 | H5TQ2G83CFR價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
H5TQ2G83CFR規(guī)格書詳情
Description
The H5TQ2G43CFR-xxC, H5TQ2G83CFR-xxC are a 2,147,483,648-bit CMOS Double Data Rate III (DDR3) Synchronous DRAM, ideally suited for the main memory applications which requires large memory density and high bandwidth. SK hynix 2Gb DDR3 SDRAMs offer fully synchronous operations referenced to both rising and falling edges of the clock. While all addresses and control inputs are latched on the rising edges of the CK (falling edges of the CK), Data, Data strobes and Write data masks inputs are sampled on both rising and falling edges of it. The data paths are internally pipelined and 8-bit prefetched to achieve very high bandwidth.
FEATURES
? VDD=VDDQ=1.5V +/- 0.075V
? Fully differential clock inputs (CK, CK) operation
? Differential Data Strobe (DQS, DQS)
? On chip DLL align DQ, DQS and DQS transition with CK ?
transition
? DM masks write data-in at the both rising and falling ?
edges of the data strobe
? All addresses and control inputs except data, ?
data strobes and data masks latched on the ?
rising edges of the clock
? Programmable CAS latency 5, 6, 7, 8, 9, 10, 11, 12, 13
and 14 supported
? Programmable additive latency 0, CL-1, and CL-2 ?
supported
? Programmable CAS Write latency (CWL) = 5, 6, 7, 8, 9, 10
? Programmable burst length 4/8 with both nibble ?
sequential and interleave mode
? BL switch on the fly
? 8banks
? Average Refresh Cycle (Tcase of0 oC~ 95oC)
- 7.8 μs at 0oC ~ 85 oC
- 3.9 μs at 85oC ~ 95 oC
? JEDEC standard 78ball FBGA(x4/x8)
? Driver strength selected by EMRS
? Dynamic On Die Termination supported
? Asynchronous RESET pin supported
? ZQ calibration supported
? TDQS (Termination Data Strobe) supported (x8 only)
? Write Levelization supported
? 8 bit pre-fetch
? This product in compliance with the RoHS directive.
產(chǎn)品屬性
- 型號(hào):
H5TQ2G83CFR
- 制造商:
HYNIX
- 制造商全稱:
Hynix Semiconductor
- 功能描述:
2Gb DDR3 SDRAM
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
HYNIX |
專業(yè)鐵帽 |
BGA |
2 |
原裝鐵帽專營,代理渠道量大可訂貨 |
詢價(jià) | ||
HYNIX/海力士 |
2022+ |
BGA |
3500 |
原廠代理 終端免費(fèi)提供樣品 |
詢價(jià) | ||
SKhynix |
24+ |
FBGA |
66800 |
原廠授權(quán)一級(jí)代理,專注汽車、醫(yī)療、工業(yè)、新能源! |
詢價(jià) | ||
SKHYNIX |
24+ |
BGA |
9860 |
全新原廠原包裝現(xiàn)貨 |
詢價(jià) | ||
HYNIX/海力士 |
23+ |
BGA |
6000 |
專業(yè)配單保證原裝正品假一罰十 |
詢價(jià) | ||
HYNIX |
23+ |
BGA |
8560 |
受權(quán)代理!全新原裝現(xiàn)貨特價(jià)熱賣! |
詢價(jià) | ||
HYNIX |
2023+ |
FBGA |
6893 |
十五年行業(yè)誠信經(jīng)營,專注全新正品 |
詢價(jià) | ||
HYNIX |
24+ |
N/A |
90000 |
一級(jí)代理商進(jìn)口原裝現(xiàn)貨、價(jià)格合理 |
詢價(jià) | ||
Skhynix |
1844+ |
6528 |
只做原裝正品假一賠十為客戶做到零風(fēng)險(xiǎn)!! |
詢價(jià) | |||
HYNIX |
23+ |
BGA |
50000 |
全新原裝正品現(xiàn)貨,支持訂貨 |
詢價(jià) |