HC2509C中文資料海力士數(shù)據(jù)手冊(cè)PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多HC2509C規(guī)格書詳情
General Description
The HC2509C is a low-skew, low jitter, phase-locked loop(PLL) clock driver, distributing high frequency clock signals for SDRAM.
Features
● Phase-Locked Loop Clock Distribution for Synchronous DRAM Applications
● Supports PC-100 and Meets “PC100 SDRAM registered DIMM Specification Rev. 1.2”
● Distributes One Clock Input to One Bank of Five and One Bank of Four Outputs
● No External RC Network Required
● External Feedback (FBIN) Pin is Used to Synchronize the Outputs to the Clock Input
● Separate Output Enable for Each Output Bank
● Operates at 3.3 V Vcc
● 125 MHz Maximum Frequency
● On-chip Series Damping Resistors
● Support Spread Spectrum Clock(SSC) Synthesizers
● ESD Protection Exceeds 3000 V per MIL-STD- 883, Method 3015 ; Exceeds 350 V Using Machine Model ( C = 200 pF, R = 0 )
● Latch-Up Performance Exceeds 400 mA per JESD 17
● Packaged in Plastic 24-Pin Thin Shrink SmallOutline Package
產(chǎn)品屬性
- 型號(hào):
HC2509C
- 制造商:
HYNIX
- 制造商全稱:
Hynix Semiconductor
- 功能描述:
Phase-Locked Loop Clock Distribution for Synchronous DRAM Applications
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
ST/意法 |
SOP |
209709 |
一級(jí)代理原裝正品,價(jià)格優(yōu)勢(shì),支持實(shí)單! |
詢價(jià) | |||
HYUNDAI |
99+ |
848 |
全新原裝!優(yōu)勢(shì)庫存熱賣中! |
詢價(jià) | |||
PANASONIC/松下 |
18+19+ |
NA |
880000 |
明嘉萊只做原裝正品現(xiàn)貨 |
詢價(jià) | ||
TI |
23+ |
SOP20PIN |
65480 |
詢價(jià) | |||
TI/德州儀器 |
23+ |
SOP16 |
15000 |
全新原裝現(xiàn)貨,價(jià)格優(yōu)勢(shì) |
詢價(jià) | ||
ST |
2016+ |
6528 |
只做原裝正品現(xiàn)貨!或訂貨 |
詢價(jià) | |||
HAR |
24+ |
SOP-16 |
3200 |
絕對(duì)原裝自家現(xiàn)貨!真實(shí)庫存!歡迎來電! |
詢價(jià) | ||
ST |
23+ |
QFP[200X16 |
5000 |
原裝正品,假一罰十 |
詢價(jià) | ||
TI |
2020+ |
SOP |
80000 |
只做自己庫存,全新原裝進(jìn)口正品假一賠百,可開13%增 |
詢價(jià) | ||
TI/德州儀器 |
22+ |
SSOP16 |
25000 |
只做原裝,原裝,假一罰十 |
詢價(jià) |