首頁>HD74HC173FPEL>規(guī)格書詳情
HD74HC173FPEL中文資料瑞薩數(shù)據(jù)手冊PDF規(guī)格書
HD74HC173FPEL規(guī)格書詳情
Description
The four D type Flip-Flops operate synchronously from a common clock. The 3-state outputs allow the device to be used in bus organized systems. The outputs are placed in the 3-stage mode when either of the output disable pins are in the logic high level.
The input disable allows the flip-flops to remain in their present states without having to disrupt the clock. If either of the 2 input disables are taken to a logic high level, the Q outputs are fed back to the inputs, forcing the flip-flops to remain in the same state. Clearing is enabled by taking the clear input to a logic high level. The data outputs change state on the positive going edge of the clock.
Features
? High Speed Operation: tpd (Clock to Q) = 14 ns typ (CL = 50 pF)
? High Output Current: Fanout of 10 LSTTL Loads
? Wide Operating Voltage: VCC = 2 to 6 V
? Low Input Current: 1 μA max
? Low Quiescent Supply Current: ICC (static) = 4 μA max (Ta = 25°C)
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
RENESAS |
19+ |
DIP16 |
72998 |
原廠代理渠道,每一顆芯片都可追溯原廠; |
詢價 | ||
HITACHI |
17+ |
SOP |
6200 |
100%原裝正品現(xiàn)貨 |
詢價 | ||
HITACHI |
2001 |
SOP |
916 |
原裝現(xiàn)貨海量庫存歡迎咨詢 |
詢價 | ||
HIT |
23+ |
SOP16 |
5000 |
原裝正品,假一罰十 |
詢價 | ||
RENESAS |
24+ |
DIP16 |
80000 |
只做自己庫存,全新原裝進(jìn)口正品假一賠百,可開13%增 |
詢價 | ||
HITACHI |
1706+ |
SOP5.2 |
7500 |
只做原裝進(jìn)口,假一罰十 |
詢價 | ||
HITACHI |
23+ |
原廠正規(guī)渠道 |
5000 |
專注配單,只做原裝進(jìn)口現(xiàn)貨 |
詢價 | ||
HITACHI |
23+ |
原廠正規(guī)渠道 |
5000 |
專注配單,只做原裝進(jìn)口現(xiàn)貨 |
詢價 | ||
HITACHI |
1725+ |
DIP16 |
6528 |
只做原裝正品現(xiàn)貨!或訂貨假一賠十! |
詢價 | ||
HITACHI/日立 |
23+ |
SOP16 |
3528 |
一級代理原廠VIP渠道,專注軍工、汽車、醫(yī)療、工業(yè)、 |
詢價 |