首頁>HN29V1G91T-30>規(guī)格書詳情
HN29V1G91T-30中文資料瑞薩數(shù)據(jù)手冊(cè)PDF規(guī)格書
HN29V1G91T-30規(guī)格書詳情
Description
The HN29V1G91 series achieves a write speed of 10 Mbytes/sec, which is 5 times faster than Renesass previous multi level cell Flash memory, using 0.13μm process technology and AG-AND (Assist Gate-AND) type Flash memory cell using multi level cell technology provides both the most cost effective solution and high speed programming.
Features
? On-board single power supply: VCC = 2.7 V to 3.6 V
? Operation Temperature range: Ta = 0 to +70°C
? Memory organization
??? - Memory array: (2048+64) bytes × 16384 page × 4 Bank
??? - Page size: (2048+64) bytes
??? - Block size: (2048+64) bytes × 2 page
??? - Page Register: (2048+64) bytes × 4 Bank
? Multi level memory cell
??? - 2bit/cell
? Automatic program
??? - Page program
??? - Multi bank program
??? - Cache program
??? - 2 page cache program
? Automatic Erase
??? - Block Erase
??? - Multi Bank Block Erase
? Access time
??? - Memory array to register (1st access time): 120 μs max
??? - Serial access: 35 ns min
? Low power dissipation
??? - Read ICC1 (50 ns cycle): 10 mA (typ)
??? - Read ICC2 (35 ns cycle): 15 mA (typ)
??? - Program ICC3 (single bank): 10 mA (typ)
??? - Program ICC4 (Multi bank): 20 mA (typ)
??? - Erase ICC5 (single bank): 10 mA (typ)
??? - Erase ICC6 (Multi bank): 15 mA (typ)
??? - Standby ISB1 (TTL): 1 mA (max)
??? - Standby ISB2 (CMOS): 50 μA (max)
??? - Deep Standby ISB3: 5 μA (max)
? Program time: 600 μs (typ) (Single/Multi bank)
??? - transfer rate: 10 MB/s (Multi bank)
? Erase time: 650 μs (typ) (Single/Multi bank)
? The following architecture is required for data reliability
??? - Error correction: 3 bit error correction per 512byte are recommended.
??? - Block replacement: When an error occurs in program page, block replacement including corresponding page should be done. When an error occurs in erase operation, future access to this bad block is prohibited. It is required to manage it creating a table or using another appropriate scheme by the system (Valid blocks: Initial valid blocks for more than 98 per Bank. Replacement blocks must be ensured more than 1.8 of valid blocks per Bank).
??? - Wear leveling: Wear leveling is to level Program and Erase cycles in one block in order to reduce the burden for one block and let the device last for long time. Actually, it does detect the block which is erased and rewritten many times and replace it with less accessed block. To secure 105 cycles as the program/erase endurance, need to control not to exceed Program and Erase cycles to one block. You should adopt wear leveling once in 5000 Program and Erase cycles. It is better to program it as a variable by software.
? Program/Erase Endurance: 105 cycles
? Package line up
??? - TSOP: TSOP Type-I 48pin package (TFP-48DA)
產(chǎn)品屬性
- 型號(hào):
HN29V1G91T-30
- 制造商:
RENESAS
- 制造商全稱:
Renesas Technology Corp
- 功能描述:
128M X 8-bit AG-AND Flash Memory
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
RENESAS |
2016+ |
TSOP |
6000 |
只做原裝,假一罰十,公司可開17%增值稅發(fā)票! |
詢價(jià) | ||
HYNIX/海力士 |
22+ |
TSOP |
100000 |
代理渠道/只做原裝/可含稅 |
詢價(jià) | ||
RENESAS |
23+ |
BGAQFP |
8659 |
原裝公司現(xiàn)貨!原裝正品價(jià)格優(yōu)勢(shì). |
詢價(jià) | ||
RENESAS |
589220 |
16余年資質(zhì) 絕對(duì)原盒原盤 更多數(shù)量 |
詢價(jià) | ||||
HYNIX |
23+ |
TSOP |
3000 |
全新原裝、誠信經(jīng)營、公司現(xiàn)貨銷售 |
詢價(jià) | ||
RENESAS |
24+ |
AGAND |
1 |
詢價(jià) | |||
HYNIX |
TSOP |
800 |
正品原裝--自家現(xiàn)貨-實(shí)單可談 |
詢價(jià) | |||
HYNIX |
17+ |
TSOP |
6200 |
100%原裝正品現(xiàn)貨 |
詢價(jià) | ||
RENESAS/瑞薩 |
24+ |
TSOP |
860000 |
明嘉萊只做原裝正品現(xiàn)貨 |
詢價(jià) | ||
HYNIX |
22+ |
TSOP |
8900 |
英瑞芯只做原裝正品!!! |
詢價(jià) |