ICS673-01中文資料ICST數(shù)據(jù)手冊PDF規(guī)格書
ICS673-01規(guī)格書詳情
Description
The ICS673-01 is a low cost, high performance Phase Locked Loop (PLL) designed for clock synthesis and synchronization. Included on the chip are the phase detector, charge pump, Voltage Controlled Oscillator (VCO), and two output buffers. One output buffer is a divide by two of the other. Through the use of external reference and VCO dividers (easily implemented with the ICS674-01), the user can easily customize the clock to lock to a wide variety of input frequencies. Included on the ICS673-01 are an Output Enable function that puts both outputs into a high-impedance state, as well as a Power Down feature that turns off the entire device.
Features
? Packaged in 16 pin narrow SOIC
? Access to VCO input and feedback paths of PLL
? VCO operating range up to 135 MHz (5V)
? Able to lock MHz range outputs to kHz range
inputs through use of external dividers
? Output Enable tri-states outputs
? Low skew output clocks
? Power Down turns off chip
? VCO predivide of 1 or 4
? 25 mA output drive capability at TTL levels
? Advanced, low power, sub-micron CMOS process
? +3.3 V ±5 or +5 V ±10 operating voltage
? Industrial Temperature range available
? With the ICS674-01, forms a complete PLL
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
ICS |
23+ |
SOP16 |
20000 |
原廠原裝正品現(xiàn)貨 |
詢價 | ||
INTCIRSYS |
24+ |
35200 |
一級代理/放心采購 |
詢價 | |||
ICS |
22+ |
SOP |
8000 |
原裝正品支持實單 |
詢價 | ||
RENESAS(瑞薩) |
589220 |
16余年資質 絕對原盒原盤 更多數(shù)量 |
詢價 | ||||
ICS |
24+ |
SOP16 |
60 |
詢價 | |||
ICS |
01+ |
80 |
公司優(yōu)勢庫存 熱賣中! |
詢價 | |||
IDT |
22+ |
SOP |
5000 |
全新原裝現(xiàn)貨!自家?guī)齑? |
詢價 | ||
RENESAS(瑞薩) |
24+ |
N/A |
5000 |
全新原裝正品,現(xiàn)貨銷售 |
詢價 | ||
ICS |
22+ |
SOP16 |
9600 |
原裝現(xiàn)貨,優(yōu)勢供應,支持實單! |
詢價 | ||
ICS |
18+ |
SOP16 |
85600 |
保證進口原裝可開17%增值稅發(fā)票 |
詢價 |