首頁>IS61S6432-5PQI>規(guī)格書詳情
IS61S6432-5PQI中文資料ICSI數(shù)據(jù)手冊PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多IS61S6432-5PQI規(guī)格書詳情
DESCRIPTION
The ICSI IS61S6432 is a high-speed, low-power synchronous static RAM designed to provide a burstable, high-performance, secondary cache for the Pentium?, 680X0?, and PowerPC? microprocessors. It is organized as 65,536 words by 32 bits, fabricated with ICSIs advanced CMOS technology. The device integrates a 2-bit burst counter, high-speed SRAM core, and high-drive capability outputs into a single monolithic circuit. All synchronous inputs pass through registers controlled by a positive-edge-triggered single clock input.
FEATURES
? Internal self-timed write cycle
? Individual Byte Write Control and Global Write
? Clock controlled, registered address, data and control
? Pentium? or linear burst sequence control using MODE input
? Three chip enables for simple depth expansion and address pipelining
? Common data inputs and data outputs
? Power-down control by ZZ input
? JEDEC 100-Pin LQFP and PQFP package
? Single +3.3V power supply
? Two Clock enables and one Clock disable to eliminate multiple bank bus contention
? Control pins mode upon power-up:
– MODE in interleave burst mode
– ZZ in normal operation mode
These control pins can be connected to GNDQ or VCCQ to alter their power-up state
? Industrial temperature available
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
ISSI |
23+ |
NA/ |
599 |
優(yōu)勢代理渠道,原裝正品,可全系列訂貨開增值稅票 |
詢價 | ||
ISSI |
24+ |
TQFP |
35200 |
一級代理/放心采購 |
詢價 | ||
ISSI |
23+ |
QFP |
20000 |
原廠原裝正品現(xiàn)貨 |
詢價 | ||
ISSI |
23+ |
QFP-100P |
35890 |
詢價 | |||
INTEGRATEDS |
23+ |
原廠封裝 |
9888 |
專做原裝正品,假一罰百! |
詢價 | ||
ISSI |
22+23+ |
QFP |
23687 |
絕對原裝正品全新進(jìn)口深圳現(xiàn)貨 |
詢價 | ||
ISSI |
TQFP100 |
68900 |
原包原標(biāo)簽100%進(jìn)口原裝常備現(xiàn)貨! |
詢價 | |||
ISSI |
23+ |
QFP |
3200 |
全新原裝、誠信經(jīng)營、公司現(xiàn)貨銷售 |
詢價 | ||
ISSI |
22+ |
QFP |
5000 |
全新原裝現(xiàn)貨!自家?guī)齑? |
詢價 | ||
ISSI/芯成 |
22+ |
QFP |
17700 |
原裝正品 |
詢價 |