首頁>ISPLSI2192VE-225-L-T128>規(guī)格書詳情
ISPLSI2192VE-225-L-T128中文資料萊迪思數(shù)據(jù)手冊(cè)PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多- ISPLSI2192VE225LT128
- ISPLSI2192VE225LB144I
- ISPLSI2192VE-225-LB144
- ISPLSI2192VE225LB144
- ISPLSI2192VE180LTN128I
- ISPLSI2192VE180LTN128
- ISPLSI2192VE180LT128I
- ISPLSI2192VE-180-L-T128
- ISPLSI2192VE180LT128
- ISPLSI2192VE180LB144I
- ISPLSI2192VE-180-LB144
- ISPLSI2192VE180LB144
- ISPLSI2192VE135LTN128I
- ISPLSI2192VE135LTN128
- ISPLSI2192VE135LT128I
- ISPLSI2192VE-135-L-T128
- ISPLSI2192VE135LT128
- ISPLSI2192VE135LB144I
ISPLSI2192VE-225-L-T128規(guī)格書詳情
Description
The ispLSI 2192VE is a High Density Programmable Logic Device containing 192 Registers, nine or twelve Dedicated Input pins, three Dedicated Clock Input pins, two dedicated Global OE input pins and a Global Routing Pool (GRP). The GRP provides complete interconnectivity between all of these elements. The ispLSI 2192VE features in-system programmability through the Boundary Scan Test Access Port (TAP) and is 100 IEEE 1149.1 Boundary Scan Testable. The ispLSI 2192VE offers non-volatile reprogrammability of the logic, as well as the interconnect to provide truly reconfigurable systems.
Features
? SuperFAST HIGH DENSITY IN-SYSTEM PROGRAMMABLE LOGIC
— 8000 PLD Gates
— 96 I/O Pins, Nine or Twelve Dedicated Inputs
— 192 Registers
— High Speed Global Interconnect
— Wide Input Gating for Fast Counters, State Machines, Address Decoders, etc.
— Small Logic Block Size for Random Logic
— Pinout Compatible with ispLSI 2096V and 2096VE
? 3.3V LOW VOLTAGE ARCHITECTURE
— Interfaces with Standard 5V TTL Devices
? HIGH PERFORMANCE E2CMOS? TECHNOLOGY
— fmax = 225MHz* Maximum Operating Frequency
— tpd = 4.0ns* Propagation Delay
— Electrically Erasable and Reprogrammable
— Non-Volatile
— 100 Tested at Time of Manufacture
— Unused Product Term Shutdown Saves Power
? IN-SYSTEM PROGRAMMABLE
— 3.3V In-System Programmability (ISP?) Using Boundary Scan Test Access Port (TAP)
— Open-Drain Output Option for Flexible Bus Interface Capability, Allowing Easy Implementation of WiredOR Bus Arbitration Logic
— Increased Manufacturing Yields, Reduced Time-toMarket and Improved Product Quality
— Reprogram Soldered Devices for Faster Prototyping
? 100 IEEE 1149.1 BOUNDARY SCAN TESTABLE
? THE EASE OF USE AND FAST SYSTEM SPEED OF PLDs WITH THE DENSITY AND FLEXIBILITY OF FPGAS
— Enhanced Pin Locking Capability
— Three Dedicated Clock Input Pins
— Synchronous and Asynchronous Clocks
— Programmable Output Slew Rate Control
— Flexible Pin Placement
— Optimized Global Routing Pool Provides Global Interconnectivity
? ispDesignEXPERT? – LOGIC COMPILER AND COMPLETE ISP DEVICE DESIGN SYSTEMS FROM HDL SYNTHESIS THROUGH IN-SYSTEM PROGRAMMING
— Superior Quality of Results
— Tightly Integrated with Leading CAE Vendor Tools
— Productivity Enhancing Timing Analyzer, Explore Tools, Timing Simulator and ispANALYZER?
— PC and UNIX Platforms
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
LATTICE(萊迪思) |
23+ |
FPBGA-144(13x13) |
1 |
優(yōu)勢(shì)代理渠道,原裝正品,可全系列訂貨開增值稅票 |
詢價(jià) | ||
LALTCE |
23+ |
QFP |
20000 |
原廠原裝正品現(xiàn)貨 |
詢價(jià) | ||
LATTICE |
21+ |
QFP |
2460 |
原裝現(xiàn)貨熱賣 |
詢價(jià) | ||
Lattic |
21+ |
25000 |
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開票! |
詢價(jià) | |||
LATTICE |
24+ |
QFP |
185 |
詢價(jià) | |||
LATTICE |
24+ |
FPGA |
3947 |
原裝現(xiàn)貨 |
詢價(jià) | ||
LATTICE |
16+ |
QFP |
2500 |
進(jìn)口原裝現(xiàn)貨/價(jià)格優(yōu)勢(shì)! |
詢價(jià) | ||
LATTICE |
2021+ |
PLCC44 |
100500 |
一級(jí)代理專營(yíng)品牌!原裝正品,優(yōu)勢(shì)現(xiàn)貨,長(zhǎng)期排單到貨 |
詢價(jià) | ||
LATTICE |
23+ |
PLCC44 |
7000 |
詢價(jià) | |||
LATTICE SEMICONDUCTOR |
2022+ |
原廠原包裝 |
8600 |
全新原裝 支持表配單 中國(guó)著名電子元器件獨(dú)立分銷 |
詢價(jià) |