首頁(yè)>MC9S12DJ64>規(guī)格書(shū)詳情

MC9S12DJ64中文資料飛思卡爾數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

MC9S12DJ64
廠商型號(hào)

MC9S12DJ64

功能描述

16-Bit Microcontroller

文件大小

418.22 Kbytes

頁(yè)面數(shù)量

14 頁(yè)

生產(chǎn)廠商 Freescale Semiconductor, Inc
企業(yè)簡(jiǎn)稱(chēng)

freescale飛思卡爾

中文名稱(chēng)

飛思卡爾半導(dǎo)體官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-3-3 17:52:00

人工找貨

MC9S12DJ64價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨

MC9S12DJ64規(guī)格書(shū)詳情

Designed for automotive multiplexing applications, members of the MC9S12D-Family of 16 bit Flash based microcontrollers are fully pin compatible and enable users to choose between different memory and peripheral options for scalable designs. All MC9S12D-Family members are composed of standard on-chip peripherals including a 16-bit central processing unit (CPU12), up to 512K bytes of Flash EEPROM, 14K bytes of RAM, 4K bytes of EEPROM, two asynchronous serial communications interfaces (SCI), three serial peripheral interfaces (SPI), IIC-bus, an enhanced capture timer (ECT), two 8-channel 10-bit analog-to-digital converters (ADC), an eight-channel pulse-width modulator (PWM), J1850 interface and up to five CAN 2.0 A, B software compatible modules (MSCAN12). System resource mapping, clock generation, interrupt control and bus interfacing are managed by the system integration module (SIM). The MC9S12D-Family has full 16-bit data paths throughout, however, the external bus can operate in an 8-bit narrow mode so single 8-bit wide memory can be interfaced for lower cost systems. The inclusion of a PLL circuit allows power consumption and performance to be adjusted to suit operational requirements. In addition to the I/O ports available in each module, up to 22 I/O ports are available with interrupt capability allowing Wake-Up from STOP or WAIT mode.

Features

? 16-bit CPU12

— Upward compatible with M68HC11 instruction set

— Interrupt stacking and programmer’s model identical to M68HC11

— HCS12 Instruction queue

— Enhanced indexed addressing

? Multiplexed bus

— Single chip or expanded

— 16 address/16 data wide or 16 address/8 data narrow modes

— External address space 1MByte for Data and Program space (112 pin package only)

? Wake-up interrupt inputs depending on the package option

— 8-bit port H

— 2-bit port J1:0

— 2-bit port J7:6 shared with IIC, CAN4 and CAN0 module

— 8-bit port P shared with PWM or SPI1,2

? Memory options

— 32K, 64K, 128K, 256K, 512K Byte Flash EEPROM

— 1K, 2K, 4K Byte EEPROM

— 2K, 4K, 8K, 12K, 14K Byte RAM

? Analog-to-Digital Converters

— One or two 8-channel modules with 10-bit resolution depending on the package option

— External conversion trigger capability

? Up to five 1M bit per second, CAN 2.0 A, B software compatible modules

— Five receive and three transmit buffers

— Flexible identifier filter programmable as 2 x 32 bit, 4 x 16 bit or 8 x 8 bit

— Four separate interrupt channels for Receive, Transmit, Error and Wake-up

— Low-pass filter wake-up function in STOP mode

— Loop-back for self test operation

? Enhanced Capture Timer (ECT)

— 16-bit main counter with 7-bit prescaler

— 8 programmable input capture or output compare channels; 4 of the 8 input captures with buffer

— Input capture filters and buffers, three successive captures on four channels, or two captures on four channels with a capture/compare selectable on the remaining four

— Four 8-bit or two 16-bit pulse accumulators

— 16-bit modulus down-counter with 4-bit prescaler

— Four user-selectable delay counters for signal filtering

? 8 PWM channels with programmable period and duty cycle (7 channels on 80 Pin Packages)

— 8-bit, 8-channel or 16-bit, 4-channel

— Separate control for each pulse width and duty cycle

— Center- or left-aligned outputs

— Programmable clock select logic with a wide range of frequencies

? Serial interfaces

— Two asynchronous serial communications interfaces (SCI)

— Up to three synchronous serial peripheral interfaces (SPI)

— IIC

? SAE J1850 Compatible Module (BDLC)

— 10.4 kbps Variable Pulse Width format

— Byte level receive and transmit

— 4x receive mode supported

? SIM (System Integration Module)

— CRG (windowed COP watchdog, real time interrupt, clock monitor, clock generation and reset)

— MEBI (multiplexed external bus interface)

— INT (interrupt control)

? Clock generation

— Phase-locked loop clock frequency multiplier

— Limp home mode in absence of external clock

— Clock Monitor

— Low power 0.5 to 16 MHz crystal oscillator reference clock

? Operating frequency for ambient temperatures TA -40°C <= TA <= 125°C

— 50MHz equivalent to 25MHz Bus Speed for single chip 40MHz equivalent to 20MHz Bus Speed in expanded bus modes.

? Internal 5V to 2.5V Regulator

? 112-Pin LQFP or 80-Pin QFP package

— I/O lines with 5V input and drive capability

— 5V A/D converter inputs and 5V I/O

— 2.5V logic supply

? Development support

— Single-wire background debug? mode (BDM)

— On-chip hardware breakpoints

產(chǎn)品屬性

  • 型號(hào):

    MC9S12DJ64

  • 制造商:

    Rochester Electronics LLC

  • 功能描述:

    64K FLASH HCS12 MCU - Bulk

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
NXP Semiconductors
20+
QFP-80
29860
NXP微控制器MCU-可開(kāi)原型號(hào)增稅票
詢(xún)價(jià)
FREESCALE
23+
QFP-80
3000
全新原裝、誠(chéng)信經(jīng)營(yíng)、公司現(xiàn)貨銷(xiāo)售!
詢(xún)價(jià)
FREESCALE
23+
NA
13650
原裝正品,假一罰百!
詢(xún)價(jià)
MOROTOLA
2138+
QFP
8960
專(zhuān)營(yíng)BGA,QFP原裝現(xiàn)貨,假一賠十
詢(xún)價(jià)
NXPUSAInc.
24+
80-QFP(14x14)
66800
原廠授權(quán)一級(jí)代理,專(zhuān)注汽車(chē)、醫(yī)療、工業(yè)、新能源!
詢(xún)價(jià)
NXP/恩智浦
21+
QFP-80
13880
公司只售原裝,支持實(shí)單
詢(xún)價(jià)
NXP/恩智浦
21+
QFP-80
28680
公司只做原裝,誠(chéng)信經(jīng)營(yíng)
詢(xún)價(jià)
FREESCALE
23+
NA
19960
只做進(jìn)口原裝,終端工廠免費(fèi)送樣
詢(xún)價(jià)
NXP/恩智浦
24+
QFP-80
30000
原裝正品公司現(xiàn)貨,假一賠十!
詢(xún)價(jià)
NXP/恩智浦
21+
QFP-80
6000
原裝現(xiàn)貨
詢(xún)價(jià)