首頁>MK50H25Q>規(guī)格書詳情

MK50H25Q中文資料意法半導體數(shù)據(jù)手冊PDF規(guī)格書

MK50H25Q
廠商型號

MK50H25Q

功能描述

HIGH SPEED LINK LEVEL CONTROLLER

文件大小

515.26 Kbytes

頁面數(shù)量

64

生產廠商 STMicroelectronics
企業(yè)簡稱

STMICROELECTRONICS意法半導體

中文名稱

意法半導體集團官網(wǎng)

原廠標識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-4-6 16:42:00

人工找貨

MK50H25Q價格和庫存,歡迎聯(lián)系客服免費人工找貨

MK50H25Q規(guī)格書詳情

SECTION 2 - INTRODUCTION

The SGS - Thomson MK50H25 Link Level Controller is a VLSI semiconductor device which provides complete link level data communications control conforming to the 1984 and 1988 CCITT versions of X.25. The MK50H25 will perform frame formating including: frame delimiting with flags, transparency (so-called bit-stuffing), error recovery by retransmission, sequence number control, S (supervisory) and U (unnumbered) frame control, plus FCS (CRC) generation and detection. The MK50H25 also supports X.75 and X.32 (with its XID frame support), as well as single channel ISDN LAPD (with its support of UI frames and extended addressing capabilities).

SECTION 1 - FEATURES

■ System clock rate up to 33 MHz (MK50H25 - 33), 25 MHz (MK50H25 - 25), or 16 MHz (MK50H25 - 16).

■ Data rate up to 20 Mbps continuous (MK50H25 - 33) or up to 51 Mbps bursted

■ On chip DMA control with programmable burst length.

■ DMA transfer rate of up to 13.3 Mbytes/sec using optional 5 SYSCLK DMA cycle (150 nS) at 33 MHz SYSCLK.

■ Complete Level 2 implementation compatible with X.25 LAPB, ISDN LAPD, X.32, and X.75 Protocols. Handles all error recovery, sequencing, and S and U frame control.

■ Pin-for-pin and architecturally compatible with MK5025 (X.25/LAPD), MK5027 (CCS#7) and MK5029(SDLC).

■ Buffer Management includes:

- Initialization Block

- Separate Receive and Transmit Rings

- Variable Descriptor Ring and Window Sizes.

■ Separate 64-byte Transmit and Receive FIFO.

■ Programmable Transmit FIFO hold-off watermark.

■ Handles all HDLC frame formatting:

- Zero bit insertion and deletion

- FCS (CRC) generation and detection

- Frame delimiting with flags

■ Programmable Single or Extended Address and Control fields.

■ Five programmable timer/counters: T1, T3, TP, N1, N2

■ Programmable minimum frame spacing on transmission (number of flags between frames).

- Programmable from 1 to 62 flags between frames

■ Selectable FCS (CRC) of 16 or 32 bits, and passing of entire FCS to buffer.

■ Testing Facilities:

- Internal Loopback

- Silent Loopback

- Optional Internal Data Clock Generation

- Self Test.

■ Programmable for full or half duplex operation

■ Programmable Watchdog Timers for RCLK and TCLK (to detect absence of data clocks)

■ Option causing received data to effectively be odd-byte aligned, in addition to standard evenbyte alignment.

■ Available in 52 pin PLCC(for use with external ROM), or 48 pin DIP packages.

產品屬性

  • 型號:

    MK50H25Q

  • 制造商:

    STMICROELECTRONICS

  • 制造商全稱:

    STMicroelectronics

  • 功能描述:

    HIGH SPEED LINK LEVEL CONTROLLER

供應商 型號 品牌 批號 封裝 庫存 備注 價格
ST/意法
22+
PLCC-84
3000
原裝正品,支持實單
詢價
ST
23+
PLCC84
4500
全新原裝、誠信經(jīng)營、公司現(xiàn)貨銷售!
詢價
ST
3
公司優(yōu)勢庫存 熱賣中!!
詢價
ST
24+
PLCC84
5000
公司存貨
詢價
ST
23+
PLCC52
5000
原裝正品,假一罰十
詢價
ST
2447
PLCC
100500
一級代理專營品牌!原裝正品,優(yōu)勢現(xiàn)貨,長期排單到貨
詢價
ST/意法
22+
PLCC84
18000
原裝現(xiàn)貨原盒原包.假一罰十
詢價
ST/意法
22+
PLCC84
18000
原裝現(xiàn)貨原盒原包.假一罰十
詢價
ST
2020+
PLCC
4500
百分百原裝正品 真實公司現(xiàn)貨庫存 本公司只做原裝 可
詢價
ST
99+
PLCC52
100
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力
詢價