P102-04SC中文資料PLL數(shù)據(jù)手冊PDF規(guī)格書
P102-04SC規(guī)格書詳情
DESCRIPTION
The PLL102-04 is a high performance, low skew, low jitter zero delay buffer designed to distribute high speed clocks and is available in 8-pin SOIC package. It has four outputs that are synchronized with the input. The synchronization is established via CLKOUT feed back to the input of the PLL. Since the skew between the input and output is less than ±350 ps, the device acts as a zero delay buffer.
FEATURES
? Frequency range 50 ~ 120MHz.
? Internal phase locked loop will allow spread spectrum modulation on reference clock to pass to the outputs (up to 100kHz SST modulation).
? Zero input - output delay.
? Less than 700 ps device - device skew.
? Less than 250 ps skew between outputs.
? Less than 200 ps cycle - cycle jitter.
? Output Enable function tri-state outputs.
? 3.3V operation.
? Available in 8-Pin 150mil SOIC.
產(chǎn)品屬性
- 型號:
P102-04SC
- 制造商:
PLL
- 制造商全稱:
PLL
- 功能描述:
Low Skew Output Buffer
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
SC |
23+ |
NA/ |
302 |
優(yōu)勢代理渠道,原裝正品,可全系列訂貨開增值稅票 |
詢價 | ||
SC |
24+ |
SOP-8 |
58000 |
全新原廠原裝正品現(xiàn)貨,可提供技術(shù)支持、樣品免費! |
詢價 | ||
NXP/恩智浦 |
24+ |
TEPBGA-689 |
6982 |
全新原廠原裝,進口正品現(xiàn)貨,正規(guī)渠道可含稅!! |
詢價 | ||
FREESCAL |
2016+ |
BGA |
6528 |
只做進口原裝現(xiàn)貨!或者訂貨,假一賠十! |
詢價 | ||
NXP |
21+ |
689-TEPBGA II(31x31) |
104 |
100%全新原裝 亞太地區(qū)XILINX、FREESCALE-NXP AD專業(yè) |
詢價 | ||
SC |
SOP8L |
68500 |
一級代理 原裝正品假一罰十價格優(yōu)勢長期供貨 |
詢價 | |||
尼克森NIKOS |
19+ |
() |
880000 |
明嘉萊只做原裝正品現(xiàn)貨 |
詢價 | ||
FREESCALE |
24+ |
65200 |
詢價 | ||||
PHASELINK |
589220 |
16余年資質(zhì) 絕對原盒原盤 更多數(shù)量 |
詢價 | ||||
恩智浦 |
22+ |
NA |
500000 |
萬三科技,秉承原裝,購芯無憂 |
詢價 |