首頁>PLL102-109XC>規(guī)格書詳情

PLL102-109XC中文資料PLL數(shù)據(jù)手冊PDF規(guī)格書

PLL102-109XC
廠商型號

PLL102-109XC

功能描述

Programmable DDR Zero Delay Clock Driver

文件大小

166.6 Kbytes

頁面數(shù)量

10

生產(chǎn)廠商 PhaseLink Corporation
企業(yè)簡稱

PLL

中文名稱

PhaseLink Corporation官網(wǎng)

原廠標(biāo)識
數(shù)據(jù)手冊

下載地址一下載地址二

更新時間

2025-6-14 10:36:00

人工找貨

PLL102-109XC價格和庫存,歡迎聯(lián)系客服免費人工找貨

PLL102-109XC規(guī)格書詳情

DESCRIPTIONS

The PLL102-109 is a zero delay buffer that distributes a single-ended clock input to six pairs of differential clock outputs and one feedback clock output. Output signal duty cycles are adjusted to 50, independent of the duty cycle at CLK_INT. The PLL can be bypassed for test purposes by strapping AVDD to ground.

FEATURES

? PLL clock distribution optimized for Double Data Rate SDRAM application up to 266Mhz.

? Distributes one clock Input to one bank of six differential outputs.

? Track spread spectrum clocking for EMI reduction.

? Programmable delay between CLK_INT and CLK[T/C] from –0.8ns to +3.1ns by programming CLKINT and FBOUT skew channel, or from –1.1ns to +3.5ns if additional DDR skew channels are enabled.

? Two independent programmable DDR skew channels from –0.3ns to +0.4ns with step size ±100ps.

? Support 2-wire I2C serial bus interface.

? 2.5V Operating Voltage.

? Available in 28-Pin 209mil SSOP.

產(chǎn)品屬性

  • 型號:

    PLL102-109XC

  • 制造商:

    PLL

  • 制造商全稱:

    PLL

  • 功能描述:

    Programmable DDR Zero Delay Clock Driver

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
PHASELIN
23+
SSOP48
30
全新原裝正品現(xiàn)貨,支持訂貨
詢價
PHASELIN
20+
SSOP48
30
進(jìn)口原裝現(xiàn)貨,假一賠十
詢價
24+
3000
公司存貨
詢價
PHASELIN
20+
TSSOP8
2960
誠信交易大量庫存現(xiàn)貨
詢價
PHASELIN
22+
SSOP48
5000
全新原裝現(xiàn)貨!自家?guī)齑?
詢價
PHASELIN
0350+
SSOP48
30
普通
詢價
PHASELINK
23+
SSOP
50000
全新原裝正品現(xiàn)貨,支持訂貨
詢價
PHASELINK
23+
SSOP
89630
當(dāng)天發(fā)貨全新原裝現(xiàn)貨
詢價
PLL
23+
SSOP
360000
原廠授權(quán)一級代理,專業(yè)海外優(yōu)勢訂貨,價格優(yōu)勢、品種
詢價
ZCOMM
24+
SMD
1680
ZCOMM專營品牌進(jìn)口原裝現(xiàn)貨假一賠十
詢價