首頁(yè)>PLSI1032E-70LJ>規(guī)格書(shū)詳情
PLSI1032E-70LJ中文資料萊迪思數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)
廠(chǎng)商型號(hào) |
PLSI1032E-70LJ |
功能描述 | High-Density Programmable Logic |
文件大小 |
212.88 Kbytes |
頁(yè)面數(shù)量 |
16 頁(yè) |
生產(chǎn)廠(chǎng)商 | Lattice Semiconductor |
企業(yè)簡(jiǎn)稱(chēng) |
Lattice【萊迪思】 |
中文名稱(chēng) | 萊迪思半導(dǎo)體公司官網(wǎng) |
原廠(chǎng)標(biāo)識(shí) | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-2-3 20:00:00 |
相關(guān)芯片規(guī)格書(shū)
更多PLSI1032E-70LJ規(guī)格書(shū)詳情
Description
The ispLSI and pLSI 1032E are High Density Programmable Logic Devices containing 192 Registers, 64 Universal I/O pins, eight Dedicated Input pins, four Dedicated Clock Input pins and a Global Routing Pool (GRP). The GRP provides complete interconnectivity between all of these elements. The ispLSI 1032E features 5-Volt in-system programmability and in-system diagnostic capabilities. The ispLSI 1032E device offers non-volatile reprogrammability of the logic, as well as the interconnects to provide truly reconfigurable systems. It is architecturally and parametrically compatible to the pLSI 1032E device, but multiplexes four input pins to control in-system programming. A functional superset of the ispLSI and pLSI 1032 architecture, the ispLSI and pLSI 1032E devices add two new global output enable pins.
Features
? HIGH DENSITY PROGRAMMABLE LOGIC
— 6000 PLD Gates
— 64 I/O Pins, Eight Dedicated Inputs
— 192 Registers
— High Speed Global Interconnect
— Wide Input Gating for Fast Counters, State Machines, Address Decoders, etc.
— Small Logic Block Size for Random Logic
? HIGH PERFORMANCE E2CMOS? TECHNOLOGY
— fmax = 125 MHz Maximum Operating Frequency
— tpd = 7.5 ns Propagation Delay
— TTL Compatible Inputs and Outputs
— Electrically Erasable and Reprogrammable
— Non-Volatile
— 100 Tested at Time of Manufacture
— Unused Product Term Shutdown Saves Power
? ispLSI OFFERS THE FOLLOWING ADDED FEATURES
— In-System Programmable (ISP?) 5-Volt Only
— Increased Manufacturing Yields, Reduced Time-toMarket and Improved Product Quality
— Reprogram Soldered Devices for Faster Prototyping
? OFFERS THE EASE OF USE AND FAST SYSTEM SPEED OF PLDs WITH THE DENSITY AND FLEXIBILITY OF FIELD PROGRAMMABLE GATE ARRAYS
— Complete Programmable Device Can Combine Glue Logic and Structured Designs
— Enhanced Pin Locking Capability
— Four Dedicated Clock Input Pins
— Synchronous and Asynchronous Clocks
— Programmable Output Slew Rate Control to Minimize Switching Noise
— Flexible Pin Placement
— Optimized Global Routing Pool Provides Global Interconnectivity
? ispEXPERT? – LOGIC COMPILER AND COMPLETE ISP DEVICE DESIGN SYSTEMS FROM HDL SYNTHESIS THROUGH IN-SYSTEM PROGRAMMING
— Superior Quality of Results
— Tightly Integrated with Leading CAE Vendor Tools
— Productivity Enhancing Timing Analyzer, Explore Tools, Timing Simulator and ispANALYZER?
— PC and UNIX Platforms
產(chǎn)品屬性
- 型號(hào):
PLSI1032E-70LJ
- 制造商:
LATTICE
- 制造商全稱(chēng):
Lattice Semiconductor
- 功能描述:
High-Density Programmable Logic
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
LATTE/萊迪斯 |
23+ |
NA/ |
3391 |
原廠(chǎng)直銷(xiāo),現(xiàn)貨供應(yīng),賬期支持! |
詢(xún)價(jià) | ||
LATTICE/萊迪斯 |
24+ |
PLCC |
990000 |
明嘉萊只做原裝正品現(xiàn)貨 |
詢(xún)價(jià) | ||
Lattice |
PLCC44 |
893993 |
集團(tuán)化配單-有更多數(shù)量-免費(fèi)送樣-原包裝正品現(xiàn)貨-正規(guī) |
詢(xún)價(jià) | |||
GPS |
23+ |
NA |
549 |
專(zhuān)做原裝正品,假一罰百! |
詢(xún)價(jià) | ||
LATTICE/萊迪斯 |
QQ咨詢(xún) |
PLCC |
1348 |
全新原裝 研究所指定供貨商 |
詢(xún)價(jià) | ||
24+ |
3000 |
公司存貨 |
詢(xún)價(jià) | ||||
Lattice |
2020+ |
PLCC44 |
80000 |
只做自己庫(kù)存,全新原裝進(jìn)口正品假一賠百,可開(kāi)13%增 |
詢(xún)價(jià) | ||
LATTICE |
2023+ |
PLCC |
50000 |
原裝現(xiàn)貨 |
詢(xún)價(jià) | ||
LATTICE/萊迪斯 |
22+ |
PLCC |
12000 |
只做原裝、原廠(chǎng)優(yōu)勢(shì)渠道、假一賠十 |
詢(xún)價(jià) | ||
LAT |
2021+ |
PLCC |
100500 |
一級(jí)代理專(zhuān)營(yíng)品牌!原裝正品,優(yōu)勢(shì)現(xiàn)貨,長(zhǎng)期排單到貨 |
詢(xún)價(jià) |