PM7366-BI中文資料PMC數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

廠商型號(hào) |
PM7366-BI |
功能描述 | FRAME ENGINE AND DATA LINK MANAGER |
文件大小 |
2.2436 Mbytes |
頁(yè)面數(shù)量 |
286 頁(yè) |
生產(chǎn)廠商 | PMC-Sierra, Inc |
企業(yè)簡(jiǎn)稱 |
PMC |
中文名稱 | PMC-Sierra, Inc官網(wǎng) |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-4-8 23:00:00 |
人工找貨 | PM7366-BI價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
PM7366-BI規(guī)格書(shū)詳情
DESCRIPTION
The PM7366 FREEDM-8 Frame Engine and Datalink Manager device is a monolithic integrated circuit that implements HDLC processing, and PCI Bus memory management functions for a maximum of 128 bi-directional channels.
FEATURES
? Single-chip Peripheral Component Interconnect (PCI) Bus multi-channel HDLC controller.
? Supports up to 128 bi-directional HDLC channels assigned to a maximum of 8 channelised T1 or E1 links. The number of time-slots assigned to an HDLC channel is programmable from 1 to 24 (for T1) and from 1 to 31 (for E1).
? Supports up to 8 bi-directional HDLC channels each assigned to an unchannelised arbitrary rate link; subject to a maximum aggregate link clock rate of 64 MHz in each direction. Channels assigned to links 0 to 2 can have a clock rate of up 52 MHz when SYSCLK is at 33 MHz. Channels assigned to links 3 to 7 can have a clock rate of up to 10 MHz.
? Supports up to two bi-directional HDLC Channels each assigned to an unchannelised arbitrary rate link of up to 52 MHz when SYSCLK is at 33 MHz.
? Supports a mix of up to 8 channelised and unchannelised links; subject to the constraint of a maximum of 128 channels and a maximum aggregate link clock rate of 64 MHz in each direction.
? For each channel, the HDLC receiver performs flag sequence detection, bit de-stuffing, and frame check sequence validation. The receiver supports the validation of both CRC-CCITT and CRC-32 frame check sequences. The receiver also checks for packet abort sequences, octet aligned packet length and for minimum and maximum packet length.
? Alternatively, for each channel, the receiver supports a transparent mode where each octet is transferred transparently to host memory. For channelised links, the octets are aligned with the receive time-slots.
? For each channel, time-slots are selectable to be in 56 kbits/s format or 64 kbits/s clear channel format.
? For each channel, the HDLC transmitter performs flag sequence generation, bit stuffing, and, optionally, frame check sequence generation. The transmitter supports the generation of both CRC-CCITT and CRC-32 frame check sequences. The transmitter also aborts packets under the direction of the host or automatically when the channel underflows.
? Supports two levels of non-preemptive packet priority on each transmit channel. Low priority packets will not begin transmission until all high priority packets are transmitted.
? Alternatively, for each channel, the transmitter supports a transparent mode where each octet is inserted transparently from host memory. For channelised links, the octets are aligned with the transmit time-slots.
? Directly supports a 32-bit, 33 MHz PCI 2.1 interface for configuration, monitoring and transfer of packet data, with an on-chip DMA controller with scatter/gather capabilities.
? Provides 8 kbytes of on-chip memory for partial packet buffering in each direction. This memory can be configured to support a variety of different channel configurations from a single channel with 8 kbytes of buffering to 128 channels, each with a minimum of 48 bytes of buffering.
? Supports PCI burst sizes of up to 128 bytes for transfers of packet data.
? Pin compatible with PM7364 (FREEDM-32) device.
? Provides a standard 5 signal P1149.1 JTAG test port for boundary scan board test purposes.
? Supports 3.3 and 5 Volt PCI signaling environments.
? Low power CMOS technology.
? 256 pin enhanced ball grid array (SBGA) or 272 pin plastic ball grid array (PBGA) packages (27 mm X 27 mm).
APPLICATIONS
? IETF PPP interfaces for routers
? Frame Relay interfaces for ATM or Frame Relay switches and multiplexors
? FUNI or Frame Relay service inter-working interfaces for ATM switches and multiplexors.
? D-channel processing in ISDN terminals and switches.
? Internet/Intranet access equipment.
? Packet-based DSLAM equipment.
產(chǎn)品屬性
- 型號(hào):
PM7366-BI
- 制造商:
PMC
- 制造商全稱:
PMC
- 功能描述:
FRAME ENGINE AND DATA LINK MANAGER
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
PMC |
24+ |
NA/ |
50 |
優(yōu)勢(shì)代理渠道,原裝正品,可全系列訂貨開(kāi)增值稅票 |
詢價(jià) | ||
PMC |
2016+ |
BGA |
2500 |
只做原裝,假一罰十,公司可開(kāi)17%增值稅發(fā)票! |
詢價(jià) | ||
PMC |
2020+ |
BGA |
15000 |
只做自己庫(kù)存,全新原裝進(jìn)口正品假一賠百,可開(kāi)13%增 |
詢價(jià) | ||
PMC |
2020+ |
BGA |
18600 |
百分百原裝正品 真實(shí)公司現(xiàn)貨庫(kù)存 本公司只做原裝 可 |
詢價(jià) | ||
PMC |
1037+ |
BGA |
1 |
一級(jí)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價(jià) | ||
MICROCHIP/PMC |
24+ |
BGA |
4568 |
全新原廠原裝,進(jìn)口正品現(xiàn)貨,正規(guī)渠道可含稅??! |
詢價(jià) | ||
PMC |
20+ |
BGA |
35830 |
原裝優(yōu)勢(shì)主營(yíng)型號(hào)-可開(kāi)原型號(hào)增稅票 |
詢價(jià) | ||
PMC |
21+ |
BGA |
13880 |
公司只售原裝,支持實(shí)單 |
詢價(jià) | ||
PMC |
23+ |
BGA |
1800 |
十七年VIP會(huì)員,誠(chéng)信經(jīng)營(yíng),一手貨源,原裝正品可零售! |
詢價(jià) | ||
PMC |
NA |
8560 |
一級(jí)代理 原裝正品假一罰十價(jià)格優(yōu)勢(shì)長(zhǎng)期供貨 |
詢價(jià) |