首頁>QP8251A>規(guī)格書詳情

QP8251A中文資料羅切斯特?cái)?shù)據(jù)手冊(cè)PDF規(guī)格書

QP8251A
廠商型號(hào)

QP8251A

功能描述

PROGRAMMABLE COMMUNICATION INTERFACE 28-Pin DIP Package

文件大小

642.46 Kbytes

頁面數(shù)量

11

生產(chǎn)廠商 Rochester Electronics
企業(yè)簡稱

ROCHESTER羅切斯特

中文名稱

羅切斯特電子公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-8-2 23:00:00

人工找貨

QP8251A價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨

QP8251A規(guī)格書詳情

The 8251A is the industry standard Universal Synchronous/Asynchronous Receiver/Transmitter (USART) designed for data communications with microprocessor families such as MCS-48, 80, 85, and iAPX 86, 88. The 8251A is used as a peripheral device and is programmed by the CPU to operate using virtually any serial data transmission technique presently in use (including IBM “bi-sync”). The USART accepts data characters from the CPU in parallel format and then converts them into a continuous serial data stream for transmission.

Simultaneously, it can receive serial data streams and convert them into parallel data characters for the CPU. The USART will signal the CPU whenever it can accept a new character for transmission or whenever it has received a character for the CPU. The CPU can read the complete status of the USART at any time. These include data transmission errors and control signals such as SYNDET, TxEMPTY. The chip is fabricated using Intel’s high performance HMOS technology.

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫存 備注 價(jià)格
INTEL/英特爾
24+
NA/
68
優(yōu)勢(shì)代理渠道,原裝正品,可全系列訂貨開增值稅票
詢價(jià)
INTEL
23+
DIP
20000
全新原裝假一賠十
詢價(jià)
INT
23+
65480
詢價(jià)
INTEL
24+
DIP
2700
全新原裝自家現(xiàn)貨優(yōu)勢(shì)!
詢價(jià)
QP
2450+
CLCC
1450
只做原裝正品現(xiàn)貨或訂貨假一賠十!
詢價(jià)
INTEL
24+
DIP
49
詢價(jià)
INTEL/英特爾
24+
DIP
600
原裝現(xiàn)貨假一賠十
詢價(jià)
INTEL
2023+
DIP-28
50000
原裝現(xiàn)貨
詢價(jià)
AMD
23+
DIP-24
11200
原廠授權(quán)一級(jí)代理、全球訂貨優(yōu)勢(shì)渠道、可提供一站式BO
詢價(jià)
INTEL
2447
DIP28
100500
一級(jí)代理專營品牌!原裝正品,優(yōu)勢(shì)現(xiàn)貨,長期排單到貨
詢價(jià)