首頁(yè)>RM5231-150-Q>規(guī)格書詳情
RM5231-150-Q中文資料PMC數(shù)據(jù)手冊(cè)PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多RM5231-150-Q規(guī)格書詳情
Hardware Overview
The RM5231 offers a high-level of integration targeted at high-performance embedded applications. The key elements of the RM5231 are briefly described in this section.
Features
? Dual Issue superscalar microprocessor
? 150, 200, & 250 MHz operating frequencies
? 300 Dhrystone2.1 MIPS
? System interface optimized for embedded applications
? 32-bit system interface lowers total system cost
? High-performance write protocols maximize uncached write bandwidth
? Processor clock multipliers: 2, 2.5, 3, 3.5, 4, 4.5, 5, 6, 7, 8, 9
? 2.5 V core with 3.3 V IOs
? IEEE 1149.1 JTAG boundary scan
? Integrated on-chip caches
? 32 KB instruction and 32 KB data — 2 way set associative
? Per set locking
? Virtually indexed, physically tagged
? Write-back and write-through on a per page basis
? Pipeline restart on first doubleword for data cache misses
? Integrated memory management unit
? Fully associative joint TLB (shared by I and D translations)
? 48 dual entries map 96 pages
? Variable page size (4 KB to 16 MB in 4x increments)
? High-performance floating-point unit — up to 500 MFLOPS
? Single cycle repeat rate for common single-precision operations and some double precision operations
? Two cycle repeat rate for double-precision multiply and double precision combined multiply-add operations
? Single cycle repeat rate for single-precision combined multiply-add operation
? MIPS IV instruction set
? Floating point multiply-add instruction increases performance in signal processing and graphics applications
? Conditional moves to reduce branch frequency
? Index address modes (register + register)
? Embedded application enhancements
? Specialized DSP integer Multiply-Accumulate instructions and 3-operand multiply instruction
? I and D cache locking by set
? Optional dedicated exception vector for interrupts
? Fully static 0.25 micron CMOS design with power down logic
? Standby reduced power mode with WAIT instruction
? 2.5 V core with 3.3 V I/O
? 128-pin Power-Quad 4 (QFP) package
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
QED |
2016+ |
QFP128 |
9000 |
只做原裝,假一罰十,公司可開17%增值稅發(fā)票! |
詢價(jià) | ||
PMC-SIERRA |
2020+ |
NA |
80000 |
只做自己庫(kù)存,全新原裝進(jìn)口正品假一賠百,可開13%增 |
詢價(jià) | ||
QED |
24+ |
QFP |
990000 |
明嘉萊只做原裝正品現(xiàn)貨 |
詢價(jià) | ||
QED |
QFP |
699839 |
集團(tuán)化配單-有更多數(shù)量-免費(fèi)送樣-原包裝正品現(xiàn)貨-正規(guī) |
詢價(jià) | |||
QED |
589220 |
16余年資質(zhì) 絕對(duì)原盒原盤 更多數(shù)量 |
詢價(jià) | ||||
PMC |
23+ |
QFP160 |
4500 |
全新原裝、誠(chéng)信經(jīng)營(yíng)、公司現(xiàn)貨銷售 |
詢價(jià) | ||
RM5231-150QC |
6 |
6 |
詢價(jià) | ||||
24+ |
5000 |
公司存貨 |
詢價(jià) | ||||
QED |
/ |
QFP |
181 |
一級(jí)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價(jià) | ||
CORTINA |
16+ |
QFP |
2500 |
進(jìn)口原裝現(xiàn)貨/價(jià)格優(yōu)勢(shì)! |
詢價(jià) |