首頁>SY100EL34ZC>規(guī)格書詳情

SY100EL34ZC集成電路(IC)的時(shí)鐘發(fā)生器PLL頻率合成器規(guī)格書PDF中文資料

SY100EL34ZC
廠商型號

SY100EL34ZC

參數(shù)屬性

SY100EL34ZC 封裝/外殼為16-SOIC(0.154",3.90mm 寬);包裝為管件;類別為集成電路(IC)的時(shí)鐘發(fā)生器PLL頻率合成器;產(chǎn)品描述:IC CLK GEN /2/4/6 5V/3.3V 16SOIC

功能描述

5V/3.3V ?2, ?4, ?8 CLOCK GENERATION CHIP

封裝外殼

16-SOIC(0.154",3.90mm 寬)

文件大小

57.33 Kbytes

頁面數(shù)量

4

生產(chǎn)廠商 Micrel Semiconductor
企業(yè)簡稱

Micrel麥瑞半導(dǎo)體

中文名稱

麥瑞半導(dǎo)體官網(wǎng)

原廠標(biāo)識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-3-3 20:00:00

人工找貨

SY100EL34ZC價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨

SY100EL34ZC規(guī)格書詳情

DESCRIPTION

The SY10/100EL34/L are low skew ÷2, ÷4, ÷8 clock generation chips designed explicitly for low skew clock generation applications. The internal dividers are synchronous to each other, therefore, the common output edges are all precisely aligned. The devices can be driven by either a differential or single-ended ECL or, if positive power supplies are used, PECL input signal. In addition, by using the VBB output, a sinusoidal source can be AC coupled into the device. If a single-ended input is to be used, the VBB output should be connected to the CLK input and bypassed to ground via a 0.01μF capacitor. The VBB output is designed to act as the switching reference for the input of the EL34/L under single-ended input conditions. As a result, this pin can only source/sink up to 0.5mA of current.

The common enable (EN) is synchronous so that the internal dividers will only be enabled/disabled when the internal clock is already in the LOW state. This avoids any chance of generating a runt clock pulse on the internal clock when the device is enabled/disabled as can happen with an asynchronous control. An internal runt pulse could lead to losing synchronization between the internal divider stages. The internal enable flip-flop is clocked on the falling edge of the divider stages. The internal enable flip-flop is clocked on the falling edge of the input clock, therefore, all associated specification limits are referenced to the negative edge of the clock input.

Upon start-up, the internal flip-flops will attain a random state; the master reset (MR) input allows for the synchronization of the internal dividers, as well as for multiple EL34/Ls in a system.

FEATURES

■ 3.3V and 5V power supply options

■ 50ps output-to-output skew

■ Synchronous enable/disable

■ Master Reset for synchronization

■ Internal 75K? input pull-down resistors

■ Available in 16-pin SOIC package

產(chǎn)品屬性

  • 產(chǎn)品編號:

    SY100EL34ZC

  • 制造商:

    Microchip Technology

  • 類別:

    集成電路(IC) > 時(shí)鐘發(fā)生器,PLL,頻率合成器

  • 系列:

    100EL, Precision Edge?

  • 包裝:

    管件

  • 類型:

    時(shí)鐘發(fā)生器

  • PLL:

  • 輸入:

    ECL,PECL

  • 輸出:

    時(shí)鐘

  • 比率 - 輸入:

    1:3

  • 差分 - 輸入:

    是/是

  • 分頻器/倍頻器:

    是/無

  • 電壓 - 供電:

    4.2V ~ 5.5V

  • 工作溫度:

    0°C ~ 85°C

  • 安裝類型:

    表面貼裝型

  • 封裝/外殼:

    16-SOIC(0.154",3.90mm 寬)

  • 供應(yīng)商器件封裝:

    16-SOIC

  • 描述:

    IC CLK GEN /2/4/6 5V/3.3V 16SOIC

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價(jià)格
SYNERGY
23+
NA/
3800
原廠直銷,現(xiàn)貨供應(yīng),賬期支持!
詢價(jià)
MICREL鼎力支持
2000
SOP16
965
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力
詢價(jià)
SYN
23+
NA
9835
專做原裝正品,假一罰百!
詢價(jià)
SYNERGY
NA
8560
一級代理 原裝正品假一罰十價(jià)格優(yōu)勢長期供貨
詢價(jià)
SYNERGY
22+
SOP16
6852
只做原裝正品現(xiàn)貨!或訂貨假一賠十!
詢價(jià)
SYNERGY
2025+
SOP
3750
全新原廠原裝產(chǎn)品、公司現(xiàn)貨銷售
詢價(jià)
Micrel
24+
16SOIC
28500
授權(quán)代理直銷,原廠原裝現(xiàn)貨,假一罰十,特價(jià)銷售
詢價(jià)
SYNERGY
24+
SMD
7500
十年品牌!原裝現(xiàn)貨!!!
詢價(jià)
MICREL
00+25
617
公司優(yōu)勢庫存 熱賣中!
詢價(jià)
MICROCHIP/微芯
2406+
33600
誠信經(jīng)營!進(jìn)口原裝!量大價(jià)優(yōu)!
詢價(jià)