首頁 >TMS320C6211>規(guī)格書列表

零件型號(hào)下載 訂購功能描述制造商 上傳企業(yè)LOGO

TMS320C6211

FIXED-POINT DIGITAL SIGNAL PROCESSORS

TITexas Instruments

德州儀器美國德州儀器公司

TMS320C6211

FIXED-POINT DIGITAL SIGNAL PROCESSORS

TITexas Instruments

德州儀器美國德州儀器公司

TMS320C6211

FIXED-POINT DIGITAL SIGNAL PORCESSORS

TITexas Instruments

德州儀器美國德州儀器公司

TMS320C6211

FIXED-POINT DIGITAL SIGNAL PROCESSORS

TI1Texas Instruments

德州儀器美國德州儀器公司

TMS320C6211

FIXED-POINT DIGITAL SIGNAL PROCESSORS;

TITexas Instruments

德州儀器美國德州儀器公司

TMS320C6211B

C62x 定點(diǎn) DSP- 高達(dá) 167MHz; ? Excellent Price/Performance Digital Signal Processors (DSPs): TMS320C62x? (TMS320C6211 and TMS320C6211B) \n? Eight 32-Bit Instructions/Cycle\n? C6211, C6211B, C6711, and C6711B are Pin-Compatible\n? 150-, 167-MHz Clock Rates\n? 6.7-, 6-ns Instruction Cycle Time\n? 1200, 1333 MIPS\n? Extended Temperature Device (C6211B)\n \n? VelociTI? Advanced Very Long Instruction Word (VLIW) C62x? DSP Core (C6211/11B) \n? Eight Highly Independent Functional Units: \n? Six ALUs (32-/40-Bit)\n? Two 16-Bit Multipliers (32-Bit Results)\n \n? Load-Store Architecture With 32 32-Bit General-Purpose Registers\n? Instruction Packing Reduces Code Size\n? All Instructions Conditional\n \n? Instruction Set Features \n? Byte-Addressable (8-, 16-, 32-Bit Data)\n? 8-Bit Overflow Protection\n? Saturation\n? Bit-Field Extract, Set, Clear\n? Bit-Counting\n? Normalization\n \n? L1/L2 Memory Architecture \n? 32K-Bit (4K-Byte) L1P Program Cache (Direct Mapped)\n? 32K-Bit (4K-Byte) L1D Data Cache (2-Way Set-Associative)\n? 512K-Bit (64K-Byte) L2 Unified Mapped RAM/Cache (Flexible Data/Program Allocation)\n \n? Device Configuration \n? Boot Mode: HPI, 8-, 16-, and 32-Bit ROM Boot\n? Endianness: Little Endian, Big Endian\n \n? 32-Bit External Memory Interface (EMIF) \n? Glueless Interface to Asynchronous Memories: SRAM and EPROM\n? Glueless Interface to Synchronous Memories: SDRAM and SBSRAM\n? 512M-Byte Total Addressable External Memory Space\n \n? Enhanced Direct-Memory-Access (EDMA) Controller (16 Independent Channels)\n? 16-Bit Host-Port Interface (HPI) \n? Access to Entire Memory Map\n \n? Two Multichannel Buffered Serial Ports (McBSPs) \n? Direct Interface to T1/E1, MVIP, SCSA Framers\n? ST-Bus-Switching Compatible\n? Up to 256 Channels Each\n? AC97-Compatible\n? Serial-Peripheral-Interface (SPI) Compatible (Motorola?)\n \n? Two 32-Bit General-Purpose Timers\n? Flexible Phase-Locked-Loop (PLL) Clock Generator\n? IEEE-1149.1 (JTAG) Boundary-Scan-Compatible\n? 256-Pin Ball Grid Array (BGA) Package (GFN and ZFN Suffixes)\n? 0.18-μm/5-Level Metal Process \n? CMOS Technology\n \n? 3.3-V I/Os, 1.8-V Internal\n TMS320C62x, VelociTI, and C62x are trademarks of Texas Instruments. Motorola is a trademark of Motorola, Inc.;

The TMS320C62x? DSPs (including the TMS320C6211/C6211B devices) compose one of the fixed-point DSP families in the TMS320C6000? DSP platform. The TMS320C6211 (C6211) and TMS320C6211B (C6211B) devices are based on the high-performance, advanced VelociTI? very-long-instruction-word (VLIW) architecture developed by Texas Instruments (TI), making these DSPs an excellent choice for multichannel and multifunction applications.\n\n With performance of up to 1333 million instructions per second (MIPS) at a clock rate of 167 MHz, the C6211/C6211B device offers cost-effective solutions to high-performance DSP programming challenges. The C6211/C6211B DSP possesses the operational flexibility of high-speed controllers and the numerical capability of array processors. This processor has 32 general-purpose registers of 32-bit word length and eight highly independent functional units. The eight functional units provide six arithmetic logic units (ALUs) for a high degree of parallelism and two 16-bit multipliers for a 32-bit result. The C6211/C6211B can produce two multiply-accumulates (MACs) per cycle for a total of 333 million MACs per second (MMACS). The C6211/C6211B DSP also has application-specific hardware logic, on-chip memory, and additional on-chip peripherals.\n\n The C6211/C6211B uses a two-level cache-based architecture and has a powerful and diverse set of peripherals. The Level 1 program cache (L1P) is a 32-Kbit direct mapped cache and the Level 1 data cache (L1D) is a 32-Kbit 2-way set-associative cache. The Level 2 memory/cache (L2) consists of a 512-Kbit memory space that is shared between program and data space. L2 memory can be configured as mapped memory, cache, or combinations of the two.The peripheral set includes two multichannel buffered serial ports (McBSPs), two general-purpose timers, a host-port interface (HPI), and a glueless external memory interface (EMIF) capable of interfacing to SDRAM, SBSRAM and asynchronous peripherals.\n\n The C6211/C6211B has a complete set of development tools which includes: a new C compiler, an assembly optimizer to simplify programming and scheduling, and a Windows? debugger interface for visibility into source code execution.

TITexas Instruments

德州儀器美國德州儀器公司

TMS320C6211_08

FIXED-POINT DIGITAL SIGNAL PORCESSORS

TITexas Instruments

德州儀器美國德州儀器公司

TMS320C6211_15

FIXED-POINT DIGITAL SIGNAL PROCESSORS

TI1Texas Instruments

德州儀器美國德州儀器公司

TMS320C6211B

FIXED-POINT DIGITAL SIGNAL PORCESSORS

TITexas Instruments

德州儀器美國德州儀器公司

TMS320C6211B

FIXED-POINT DIGITAL SIGNAL PROCESSORS

TITexas Instruments

德州儀器美國德州儀器公司

技術(shù)參數(shù)

  • DSP MHz (Max):

    150

  • CPU:

    32-/64-bit

  • Rating:

    Catalog

供應(yīng)商型號(hào)品牌批號(hào)封裝庫存備注價(jià)格
TI
24+
PLCC
2978
十年品牌!原裝現(xiàn)貨!!!
詢價(jià)
TI/德州儀器
23+
BGA
50000
全新原裝正品現(xiàn)貨,支持訂貨
詢價(jià)
TI
21+
BGA
10000
原裝現(xiàn)貨假一罰十
詢價(jià)
TI/德州儀器
24+
NA/
3358
原裝現(xiàn)貨,當(dāng)天可交貨,原型號(hào)開票
詢價(jià)
TI/德州儀器
22+
BGA
20000
原裝現(xiàn)貨,實(shí)單支持
詢價(jià)
ADI
23+
BGA
8000
只做原裝現(xiàn)貨
詢價(jià)
TI/德州儀器
24+
BGA
60000
全新原裝現(xiàn)貨
詢價(jià)
TI
05+
原廠原裝
4792
只做全新原裝真實(shí)現(xiàn)貨供應(yīng)
詢價(jià)
TI
23+
BGA
3600
絕對全新原裝!現(xiàn)貨!特價(jià)!請放心訂購!
詢價(jià)
DSP
05+
BGA
60
詢價(jià)
更多TMS320C6211供應(yīng)商 更新時(shí)間2025-7-30 16:26:00