HC2510C中文資料海力士數據手冊PDF規(guī)格書
HC2510C規(guī)格書詳情
General Description
The HC2510C is a low-skew, low jitter, phase-locked loop(PLL) clock driver, distributing high frequency clock signals for SDRAM
Features
● Phase-Locked Loop Clock Distribution for Synchronous DRAM Applications
● Supports PC-100 and Meets “PC100 SDRAM registered DIMM Specification Rev. 1.2”
● Distributes One Clock Input to One Bank of Ten Outputs
● No External RC Network Required
● External Feedback (FBIN) Pin is Used to Synchronize the Outputs to the Clock Input
● Separate Output Enable for Each Output Bank
● Operates at 3.3 V Vcc
● 125 MHz Maximum Frequency
● On-chip Series Damping Resistors
● Support Spread Spectrum Clock(SSC) Synthesizers
● ESD Protection Exceeds 3000 V per MIL-STD- 883, Method 3015 ; Exceeds 350 V Using Machine Model ( C = 200 pF, R = 0 )
● Latch-Up Performance Exceeds 400 mA per JESD 17
● Packaged in Plastic 24-Pin Thin Shrink SmallOutline Package
產品屬性
- 型號:
HC2510C
- 制造商:
HYNIX
- 制造商全稱:
Hynix Semiconductor
- 功能描述:
Phase-Locked Loop Clock Distribution for Synchronous DRAM Applications
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
HYUNDAI |
21+ |
TSOP24 |
2058 |
原裝現貨假一賠十 |
詢價 | ||
HW |
22+23+ |
SOP7 |
8000 |
新到現貨,只做原裝進口 |
詢價 | ||
HCW |
23+ |
SOP8 |
28000 |
原裝正品 |
詢價 | ||
HYUNDAI |
23+ |
TSOP24 |
30000 |
代理全新原裝現貨,價格優(yōu)勢 |
詢價 | ||
HY |
24+ |
TSSOP |
152 |
詢價 | |||
HW |
24+ |
SOP7 |
5000 |
全新原裝正品,現貨銷售 |
詢價 | ||
HYUNDAI |
23+ |
TSOP24 |
10000 |
原廠授權一級代理,專業(yè)海外優(yōu)勢訂貨,價格優(yōu)勢、品種 |
詢價 | ||
恒成微 |
24+ |
SOP7 |
56000 |
公司進口原裝現貨 批量特價支持 |
詢價 | ||
TI |
23+ |
SOP |
5000 |
原裝正品,假一罰十 |
詢價 | ||
恒成微 |
22+ |
SOP-7 |
30000 |
十七年VIP會員,誠信經營,一手貨源,原裝正品可零售! |
詢價 |