首頁(yè)>SY100EL34ZCTR>規(guī)格書詳情
SY100EL34ZCTR中文資料麥瑞半導(dǎo)體數(shù)據(jù)手冊(cè)PDF規(guī)格書

廠商型號(hào) |
SY100EL34ZCTR |
功能描述 | 5V/3.3V ?2, ?4, ?8 CLOCK GENERATION CHIP |
文件大小 |
57.33 Kbytes |
頁(yè)面數(shù)量 |
4 頁(yè) |
生產(chǎn)廠商 | Micrel Semiconductor |
企業(yè)簡(jiǎn)稱 |
Micrel【麥瑞半導(dǎo)體】 |
中文名稱 | 麥瑞半導(dǎo)體官網(wǎng) |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-3-3 20:00:00 |
人工找貨 | SY100EL34ZCTR價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
SY100EL34ZCTR規(guī)格書詳情
DESCRIPTION
The SY10/100EL34/L are low skew ÷2, ÷4, ÷8 clock generation chips designed explicitly for low skew clock generation applications. The internal dividers are synchronous to each other, therefore, the common output edges are all precisely aligned. The devices can be driven by either a differential or single-ended ECL or, if positive power supplies are used, PECL input signal. In addition, by using the VBB output, a sinusoidal source can be AC coupled into the device. If a single-ended input is to be used, the VBB output should be connected to the CLK input and bypassed to ground via a 0.01μF capacitor. The VBB output is designed to act as the switching reference for the input of the EL34/L under single-ended input conditions. As a result, this pin can only source/sink up to 0.5mA of current.
The common enable (EN) is synchronous so that the internal dividers will only be enabled/disabled when the internal clock is already in the LOW state. This avoids any chance of generating a runt clock pulse on the internal clock when the device is enabled/disabled as can happen with an asynchronous control. An internal runt pulse could lead to losing synchronization between the internal divider stages. The internal enable flip-flop is clocked on the falling edge of the divider stages. The internal enable flip-flop is clocked on the falling edge of the input clock, therefore, all associated specification limits are referenced to the negative edge of the clock input.
Upon start-up, the internal flip-flops will attain a random state; the master reset (MR) input allows for the synchronization of the internal dividers, as well as for multiple EL34/Ls in a system.
FEATURES
■ 3.3V and 5V power supply options
■ 50ps output-to-output skew
■ Synchronous enable/disable
■ Master Reset for synchronization
■ Internal 75K? input pull-down resistors
■ Available in 16-pin SOIC package
產(chǎn)品屬性
- 型號(hào):
SY100EL34ZCTR
- 制造商:
MICREL
- 制造商全稱:
Micrel Semiconductor
- 功能描述:
5V/3.3V ±2, ±4, ±8 CLOCK GENERATION CHIP
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
MREL/麥瑞 |
23+ |
NA/ |
20 |
優(yōu)勢(shì)代理渠道,原裝正品,可全系列訂貨開(kāi)增值稅票 |
詢價(jià) | ||
MICREL |
2025+ |
SOP16 |
3625 |
全新原廠原裝產(chǎn)品、公司現(xiàn)貨銷售 |
詢價(jià) | ||
MICROCHIP(美國(guó)微芯) |
2021+ |
SOIC-16 |
499 |
詢價(jià) | |||
Micrel |
23+ |
16-SOIC |
7750 |
全新原裝優(yōu)勢(shì) |
詢價(jià) | ||
Micrel |
24+ |
SOIC-16 |
28500 |
授權(quán)代理直銷,原廠原裝現(xiàn)貨,假一罰十,特價(jià)銷售 |
詢價(jià) | ||
Microchip |
21+ |
25000 |
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開(kāi)票! |
詢價(jià) | |||
MICREL |
2024+ |
SOP |
50000 |
原裝現(xiàn)貨 |
詢價(jià) | ||
微芯/麥瑞 |
22+ |
NA |
500000 |
萬(wàn)三科技,秉承原裝,購(gòu)芯無(wú)憂 |
詢價(jià) | ||
MICROCHIP(美國(guó)微芯) |
2447 |
SOIC-16 |
31500 |
48個(gè)/管一級(jí)代理專營(yíng)品牌!原裝正品,優(yōu)勢(shì)現(xiàn)貨,長(zhǎng)期 |
詢價(jià) | ||
MICROCHIP TECHNOLOGY |
2022+ |
原廠原包裝 |
8600 |
全新原裝 支持表配單 中國(guó)著名電子元器件獨(dú)立分銷 |
詢價(jià) |